Text preview for : 4030.pdf part of Philips 4030 HEF4030B gates Quadruple exclusive-OR gate



Back to : 4030.pdf | Home

INTEGRATED CIRCUITS

DATA SHEET
For a complete data sheet, please also download:
· The IC04 LOCMOS HE4000B Logic Family Specifications HEF, HEC · The IC04 LOCMOS HE4000B Logic Package Outlines/Information HEF, HEC

HEF4030B gates Quadruple exclusive-OR gate
Product specification File under Integrated Circuits, IC04 January 1995

Philips Semiconductors

Product specification

Quadruple exclusive-OR gate
DESCRIPTION The HEF4030B provides the positive quadruple exclusive-OR function. The outputs are fully buffered for highest noise immunity and pattern insensitivity of output impedance.

HEF4030B gates

Fig.2 Pinning diagram.

HEF4030BP(N): HEF4030BD(F): HEF4030BT(D):

14-lead DIL; plastic (SOT27-1) 14-lead DIL; ceramic (cerdip) (SOT73) 14-lead SO; plastic (SOT108-1)

( ): Package Designator North America Fig.1 Functional diagram.

Fig.2 Logic diagram (one gate).

TRUTH TABLE I1 L H L H Notes 1. H = HIGH state (the more positive voltage) L = LOW state (the less positive voltage) I2 L L H H O1 L H H L

FAMILY DATA, IDD LIMITS category GATES See Family Specifications

January 1995

2

Philips Semiconductors

Product specification

Quadruple exclusive-OR gate

HEF4030B gates

AC CHARACTERISTICS VSS = 0 V; Tamb = 25 °C; CL = 50 pF; input transition times 20 ns VDD V Propagation delays In On HIGH to LOW 5 10 15 5 LOW to HIGH Output transition times HIGH to LOW 10 15 5 10 15 5 LOW to HIGH 10 15 tTLH tTHL tPLH tPHL 85 35 30 75 30 25 60 30 20 60 30 20 175 75 55 150 65 50 120 60 40 120 60 40 ns ns ns ns ns ns ns ns ns ns ns ns 57 ns + (0,55 ns/pF) CL 24 ns + (0,23 ns/pF) CL 22 ns + (0,16 ns/pF) CL 47 ns + (0,55 ns/pF) CL 19 ns + (0,23 ns/pF) CL 17 ns + (0,16 ns/pF) CL 10 ns + (1,0 ns/pF) CL 9 ns + (0,42 ns/pF) CL 6 ns + (0,28 ns/pF) CL 10 ns + (1,0 ns/pF) CL 9 ns + (0,42 ns/pF) CL 6 ns + (0,28 ns/pF) CL SYMBOL TYP. MAX. TYPICAL EXTRAPOLATION FORMULA

VDD V Dynamic power dissipation per package (P) 5 10 15

TYPICAL FORMULA FOR P (µW) 1 100 fi + (fo CL) × VDD2 4 900 fi + (fo CL) × VDD2 14 400 fi + (fo CL) × VDD
2

where fi = input freq. (MHz) fo = output freq. (MHz) CL = load capacitance (pF) (foCL) = sum of outputs VDD = supply voltage (V)

January 1995

3