Text preview for : 5989-8392EN High Speed Digital Design with Advanced Design System - Brochure c20140909 [12].pdf part of Agilent 5989-8392EN High Speed Digital Design with Advanced Design System - Brochure c20140909 [12] Agilent 5989-8392EN High Speed Digital Design with Advanced Design System - Brochure c20140909 [12].pdf



Back to : 5989-8392EN High Speed Di | Home

Keysight EEsof EDA
High Speed Digital Design
with Advanced Design System
Jump the Gigabit-per-Second Barrier

Today's high-speed digital designers require EDA tools that accurately
model RF and microwave effects, and that analyze not only signal
integrity, but also the power integrity, and EMI/EMC of serial and
parallel chip-to-chip data links. A prime example is signal integrity on
serial links.

Increasing consumer and business demand for digital entertainment
and information transmission is driving the need for high-speed
systems such as routers, servers, mass storage system, and PCs.
Chip-to-chip connections inside these systems have undergone
an architectural shift from parallel busses to serializer/deserializer
(SerDes) links. Such serial links eliminate parallel bus clock skew and
reduce the number of traces -- advantages that come at the cost
of large increases in bit rate on the remaining traces. At data rates
greater than a gigabit per second and with channel light times longer
than a bit period, signal integrity is a major concern. Under these
conditions, high-speed analog effects, previously only seen in high-
frequency RF and microwave engineering, can impair the signal quality
and degrade the bit error rate of the link.

Keysight Technologies, Inc. EEsof EDA has for years been proud to
offer Advanced Design System (ADS) as the premier simulator of
RF and microwave effects. RF and microwave engineers trust ADS
to analyze their circuits and to help them mitigate the impairments
encountered at these frequencies. Now, through continuous research
and innovation, Keysight EEsof EDA offers solutions that put the
applicable simulators, libraries, and capabilities into the hands of high-
speed digital engineers.

These bundles, listed in the table
17.5
below, provide the most complete
chip-to-chip data link analysis for
15.0
On-board standards such as Ininiband, PCI
On-chip Express, RapidIO, DDR, HDMI, and
Clock frequency (GHz)




12.5
Ethernet. They allow you to:
10.0