Text preview for : sm11ak30.pdf part of 11ak30 sm11ak30 chassis



Back to : sm11ak30.rar | Home

CONTENTS SAFETY PRECAUTIONS: ................................................................................................................................................. 2 TV set switched off ....................................................................................................................................................... 2 Measurements ............................................................................................................................................................. 2 PERI-TV SOCKET ............................................................................................................................................................. 2 SCART 1 ....................................................................................................................................................................... 2 SCART 2 ....................................................................................................................................................................... 2 1. INTRODUCTION ........................................................................................................................................................... 2 2. SMALL SIGNAL PART WITH STV2248 .................................................................................................................... 3 2.1 Vision IF amplifier ................................................................................................................................................... 3 2.2 QSS Sound circuit (QSS versions) ......................................................................................................................... 3 2.3 FM demodulator and audio amplifier (mono versions) ......................................................................................... 3 2.4 Video switch ........................................................................................................................................................... 3 2.5 Synchronisation circuit ........................................................................................................................................... 3 2.6 Chroma and luminance processing ...................................................................................................................... 4 2.7 RGB output circuit ................................................................................................................................................... 4 2.8 µ-Controller ............................................................................................................................................................. 5 3. TUNER .......................................................................................................................................................................... 5 4- DIGITAL TV SOUND PROCESSOR MSP34X0 ............................................................................................................. 5 5. SOUND OUTPUT STAGE TDA7266L/TDA7266 ........................................................................................................... 5 6. VERTICAL OUTPUT STAGE WITH TDA8174A ............................................................................................................. 6 7. VIDEO OUTPUT AMPLIFIER STV5112 ......................................................................................................................... 6 8. POWER SUPPLY (SMPS) ............................................................................................................................................. 6 9. POWER FACTOR CORRECTION ................................................................................................................................ 6 10. SERIAL ACCESS CMOS 8K EEPROM 24C08 ........................................................................................................... 6 11. CLASS AB STEREO HEADPHONE DRIVER TDA1308 .............................................................................................. 6 12. SAW FILTERS ............................................................................................................................................................. 6 13. IC DESCRIPTIONS AND INTERNAL BLOCK DIAGRAM ............................................................................................ 6 ST92195 .................................................................................................................................................................. 7 STV224X ............................................................................................................................................................... 8-9 UV1315, UV1316, UV1336 ...................................................................................................................................... 9 TDA7266/TDA7266L .......................................................................................................................................... 9-10 TDA8174AW .......................................................................................................................................................... 10 STV5112 ................................................................................................................................................................. 11 MC44608 .......................................................................................................................................................... 11-12 MSP34X0G ............................................................................................................................................................ 12 24C08 ............................................................................................................................................................... 12-13 TDA1308 ................................................................................................................................................................ 13 SAW FILTERS ........................................................................................................................................................ 13 CIRCUIT DESCIRIPTION ....................................................................................................................................... 14-18 AK30 CHASSIS MANUAL ADJUSTMENT PROCEDURE ........................................................................................ 19-21 OPTIONAL SETTINGS ............................................................................................................................................ 22-23 TUNER SETTING ......................................................................................................................................................... 24 14. BLOCK DIAGRAM of 11AK30 .................................................................................................................................... 25 BLOCK DIAGRAM of 11AK30 SMPS ........................................................................................................................ 26 BLOCK DIAGRAM of 11AK30 uCONTROLLER ....................................................................................................... 27 BLOCK DIAGRAM of 11AK30 VIDEO ........................................................................................................................ 28 BLOCK DIAGRAM of 11AK30 STEREO .................................................................................................................... 29 BLOCK DIAGRAM of 11AK30 SCART ...................................................................................................................... 30 BLOCK DIAGRAM of 11AK30 DEFLECTION ............................................................................................................ 31 BLOCK DIAGRAM of 11AK30 BASE BOADR ............................................................................................................ 32 15. CIRCUIT DIAGRAM of VIDEO PRECESSOR ........................................................................................................... 33 CIRCUIT DIAGRAM of SMPS .................................................................................................................................... 34 CIRCUIT DIAGRAM of MICRO CONTROLLER ......................................................................................................... 35 CIRCUIT DIAGRAM of AUDIO-VIDEO ........................................................................................................................ 36 CIRCUIT DIAGRAM of DEFLECTION ........................................................................................................................ 37 CIRCUIT DIAGRAM of STEREO ................................................................................................................................ 38 WAVEFORMS ............................................................................................................................................................ 39

1

DO NOT CHANGE ANY MODULE UNLESS THE SET IS SWITCHED OFF The mains supply part of the switch mode power supplys transformer is live. Use an isolating transformer. The receiver complies with the safety requirements. SAFETY PRECAUTIONS: The service of this TV set must be carried out by qualified persons only. Components marked with the warning symbol on the circuit diagram are critical for safety and must only be replaced with an identical component. - Power resistor and fused resistors must be mounted in an identical manner to the original component. - When servicing this TV, check that the EHT does not exceed 26kV. TV set switched off: Make short-circuit between HV-CRT clip and CRT ground layer. Short C809 before changing IC800 and IC801 or other components in primary side of the SMPS part. Measurements: Voltage readings and oscilloscope traces are measured under the following conditions: Antenna signals level is 60dB at the color bar pattern from the TV pattern generator. (100% white, 75% color saturation) Brightness, contrast, and color are adjusted for normal picture performance. Mains supply, 220VAC, 50Hz.

PERI-TV SOCKET

SCART 1 (SC050) 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 Audio right output 0.5Vrms / 1K Audio right input 0.5Vrms / 10K Audio left output 0.5Vrms / 1K Ground AF Ground Blue Audio left input 0.5Vrms / 10K Blue input 0.7Vpp / 75ohm AV switching input 0-12VDC /10K Ground Green Green input 0.7Vpp / 75ohm Ground Red Ground Blanking Red input 0.7Vpp / 75ohm Blanking input 0-0.4VDC, 1-3VDC / 75ohm Ground CVBS output Ground CVBS input CVBS output 1Vpp / 75ohm CVBS input 1Vpp / 75ohm Ground 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21

SCART 2 (SC051) Audio right output Audio right input Audio left output Ground AF Ground Blue Audio left input Blue input AV switching input Ground Green Ground Red Ground Blanking Ground CVBS output Ground CVBS input CVBS output CVBS input Ground 0.5Vrms / 1K 0.5Vrms / 10K 0.5Vrms / 1K 0.5Vrms / 10K 0.7Vpp / 75ohm 0-12VDC /10K

1Vpp / 75ohm 1Vpp / 75ohm

11AK30 is a 90° chassis capable of driving 20/21 tubes at the appropriate currents. The chassis is capable of operating in PAL, SECAM and NTSC standards. The sound system is capable of giving 5 watts RMS output into a load of 8 ohms. One page, 7 page SIMPLETEXT, TOPTEXT, FASTTEXT and US Closed Caption is also provided. The chassis is equipped with a double-deck 42 pin Scart connector.

1. INTRODUCTION

2

2. SMALL SIGNAL PART WITH STV2248:

STV2248 video processor is essential for realizing all small signal functions for a color TV receiver. 2.1 Vision IF amplifier3 The vision IF amplifier can demodulate signals with positive and negative modulation. The PLL demodulator is completely alignment-free. Although the VCO (Toko-coil) of the PLL circuit is external, yet the frequency is fixed to the required value by the original manufacturer thus the Toko-coil does not need to be adjusted manually. The setting of the various frequencies (38.9 or 45.75 MHz) can be made via changing the coil itself. 2.2 QSS Sound circuit (QSS versions) The sound IF amplifier is similar to the vision IF amplifier and has an external AGC de-coupling capacitor. The single reference QSS mixer is realised by a multiplier. In this multiplier the SIF signal is converted to the inter-carrier frequency by mixing it with the regenerated picture carrier from the VCO. The mixer output signal is supplied to the output via a high-pass filter for attenuation of the residual video signals. With this system a high performance hi-fi stereo sound processing can be achieved. The AM sound demodulator is realised by a multiplier. The modulated sound IF signal is multiplied in phase with the limited SIF signal. The demodulator output signal is supplied to the output via a low-pass filter for attenuation of the carrier harmonics. The AM signal is supplied to the output via the volume control. 2.3. AM DEMODULATOR The AM demodulated signal results from multiplying the input signal by itself, it is available on AM/FM output. 2.3 FM demodulator and audio amplifier (mono versions): The FM demodulator is realized as narrow-band PLL with external loop filter, which provides the necessary selectivity without using an external band-pass filter. To obtain a good selectivity a linear phase detector and constant input signal amplitude are required. For this reason the inter-carrier signal is internally supplied to the demodulator via a gain controlled amplifier and AGC circuit. The nominal frequency of the demodulator is tuned to the required frequency (4.5/ 5.5/6.0/6.5 MHz) by means of a calibration circuit that uses the clock frequency of the µ-controller/Teletext decoder as a reference. The setting to the wanted frequency is realized by means of the software. It can be read whether the PLL frequency is inside or outside the window and whether the PLL is in lock or not. With this information it is possible to make an automatic search system for the incoming sound frequency. This is realized by means of a software loop that alternate the demodulator to various frequencies, then select the frequency on which a lock condition has been found. De-emphasis output signal amplitude is independent of the TV standard and has the same value for a frequency deviation of ±25 kHz at the 4.5 MHz standard and for a deviation of ±50 kHz for the other standards. When the IF circuit is switched to positive modulation the internal signal on de-emphasis pin is automatically muted. The audio control circuit contains an audio switch and volume control. In the mono inter-carrier sound versions the Automatic Volume Leveling (AVL) function can be activated. The pin to which the external capacitor has to be connected depends on the IC version. For the 90° types the capacitor is connected to the EW output pin (pin 20). When the AVL is active it automatically stabilizes the audio output signal to a certain level. 2.4 Video switching The video processor (STV2248C) has three CVBS inputs and two RGB inputs. The first CVBS input is used for external CVBS from SCART 1, the second is used for either CVBS or Y/C from either SCART2 or BAV/FAV, and the third one is used for internal video. The selection between both external video inputs signals is realized by means of software and hardware switches. 2.5 Synchronization circuit The video processor (STV224X) performs the horizontal and vertical processing. The external horizontal deflection circuit is controlled via the Horizontal output pulse (HOUT). The vertical scanning is performed through an external ramp generator and a vertical power amplifier IC controlled by the Vertical output pulse (VOUT). The main components of the deflection circuit are: PLL1: the first phase locked loop that locks the internal line frequency reference on the CVBS input signal. It is composed of an integrated VCO (12 MHz) that requires the chroma Reference frequency (4.43MHz or 3.58MHz crystal oscillator reference signal), a divider by 768, a line decoder, and a phase comparator. PLL2: The second phase locked loop that controls the phase of the horizontal output (Compensation of horizontal deflection transistor storage time variation). Also the horizontal position adjustment is also performed in PLL2. A vertical pulse extractor. A vertical countdown system to generate all vertical windows (vertical synchronization window, frame blanking pulses, 50/60Hz identification window...). Automatic identification of 50/60Hz scanning. PLL1 time constant control. Noise detector, video identification circuits, and horizontal coincidence detector. Vertical output stage including de-interlace function, vertical position control. Vertical amplitude control voltage output (combined with chroma reference output and Xtal 1 indication).
3

2.6 Chroma and luminance processing: The chroma decoder is able to demodulate PAL, NTSC and SECAM signals. The decoder dedicated to PAL and NTSC sub-carrier is based on a synchronous demodulator, and an Xtal PLL locked on the phase reference signal (burst). The SECAM demodulation is based on a PLL with automatic calibration loop. The color standard identification is based on the burst recognition. Automatic and forced modes can be selected through the I2C bus. NTSC tint, and auto flesh are controlled through I2C bus. Xtal PLL can handle up to 3 crystals to work in PAL M, PAL N and NTSC M for South America. ACC an ACC overload control the chroma sub-carrier amplitude within 26dB range. Both ACC s are based on digital systems and do not need external capacitor. All chroma filters are fully integrated and tuned via a PLL locked on Xtal VCO signal. A second PLL is used for accurate fine-tuning of the SECAM bell filter. This tuning is achieved during the frame blanking. An external capacitor memorizes the bell filter tuning voltage. A base-band chroma delay-line rebuilds the missing color line in SECAM and removes transmission phase errors in PAL. The base-band chroma delay line is clocked with 6MHz signal provided by the horizontal scanning VCO. The luminance processor is composed of a chroma trap filter, a luminance delay line, a peaking function with noise coring feature, a black stretch circuit. Trap filter and luminance delay lines are achieved with the use of bi-quad integrated filters, auto-aligned via a master filter phase locked loop. 2.7 RGB output circuit: The video processor performs the R, G, B processing. There are three sources: 1. Y,U,V inputs (coming from luma part (Y output), and chroma decoder outputs (R-Y, B-Y outputs). 2. External R,G,B inputs from SCART (converted internally in Y,U,V), with also the possibility to input YUV signals from a DVD player, (YUV specification is Y=0.7 V PP , U= 0.7 V PP , V = 0.7V PP for 100% color bar). 3. Internal R,G,B inputs (for OSD and Teletext display) The main functions of the video part are: n Y,U,V inputs with integrated clamp loop, allowing a DC link with YUV outputs, n External RGB inputs (RGB to YUV conversion), or direct YUV inputs, n Y,U,V switches, n Contrast, saturation, brightness controls, n YUV to RGB matrix, n OSD RGB input stages (with contrast control), n RGB switches, n APR function, n DC adjustment of red and green channels, n Drive adjustments (R, G, B gain), n Digital automatic cut-off loop control, n Manual cut-off capability with I2C adjustments, n Half tone, oversize blanking, external insertion detection, blue screen, n Blanking control and RGB output stages. 2.8 µ-Controller The ST92195 is the micro-controller, which is required for a color TV receiver. ST92195D1 is the version with one page Teletext and ST92195D7 is the one with 7 page Teletext. The IC has the supply voltages of 5 V and they are mounted in PSDIP package with 56 pins. µ-Controller has the following features n Display of the program number, channel number, TV Standard, analogue values, sleep timer, parental control and mute is done by OSD n Single LED for standby and on mode indication n System configuration with service mode n 3 level logic output for SECAM and Tuner band switching

4

3. TUNER

Either a PLL or a VST tuner is used as a tuner. UV1316 (VHF/UHF) is used as a PLL tuner. For only PALM/N, NTSC M applications UV 1336 is used as the PLL tuner. UV 1315 (VHF/UHF) is used as a VST Tuner. Channel coverage of UV1316:

2))$,5 &+$11(/6

&$%/( &+$11(/6 &+$11(/6 6 WR 6 6 WR 6 6 WR 6 )5(48(1&< 5$1*( 0+] WR WR WR

%$1'
/RZ %DQG 0LG %DQG +LJK %DQG

&+$11(/6 ( WR & ( WR ( ( WR (

)5(48(1&< 5$1*( 0+] WR WR WR

(1). Enough margin is available to tune down to 45.25 MHz. (2). Enough margin is available to tune up to 863.25 MHz. Noise Low band Mid band High band Typical : 5dB : 5dB : 6dB Max. 9dB 9dB 9dB Gain All channels Gain Taper (of-air channels) Min. Typical Max. : 38dB 44dB 52dB : 8dB

Channel Coverage UV1336:

%$1'
/RZ %DQG 0LG %DQG +LJK %DQG

&+$11(/6 WR ' ( WR 33 444 WR

)5(48(1&< 5$1*( 0+] WR WR WR

Noise is typically 6dB for all channels. Gain is minimum 38dB and maximum 50dB for all channels. Channel Coverage of UV1315:

2))$,5 &+$11(/6

&$%/( &+$11(/6 &+$11(/6 6 WR 6 6 WR 6 6 WR 6 )5(48(1&< 5$1*( 0+] WR WR WR

%$1'
/RZ %DQG 0LG %DQG +LJK %DQG

&+$11(/6 ( WR & ( WR ( ( WR (

)5(48(1&< 5$1*( 0+] WR WR WR

(1). Enough margin is available to tune down to 45.25 MHz. (2). Enough margin is available to tune up to 863.25 MHz. Noise Low band Mid band High band Typ. 6dB 6dB 6dB Max. 9dB 10dB 11dB Gain All Channels Gain Taper (off-air channels) Min. 38dB Typ. 44dB Max. 50dB 8dB

The MSP 34x0D is designed to perform demodulation of FM or AM-Mono TV sound. Alternatively, two-carrier FM systems according to the German or Korean terrestrial specs or the satellite specs can be processed with the MSP 34x0D. Digital demodulation and decoding of NICAM-coded TV stereo sound, is done only by the MSP 3410. The MSP 34x0D offers a powerful feature to calculate the carrier field strength which can be used for automatic standard detection (terrestrial) and search algorithms (satellite). 5. SOUND OUTPUT STAGE TDA7266L/TDA7266 TDA7266L is used as the AF output amplifier for mono applications. It is supplied by +12VDC coming from a separate winding in the SMPS transformer. An output power of 5.5W (THD=0.5%) can be delivered into an 8ohm load. TDA7266 is used as the AF output amplifier for stereo applications. It is supplied by +12VDC coming from a separate winding in the SMPS transformer. An output power of 2*5.5W (THD=0.5%) can be delivered into an 8ohm load.
5

4. DIGITAL TV SOUND PROCESSOR MSP34X0

6. VERTICAL OUTPUT STAGE WITH TDA8174A

The TDA8174A is a power amplifier circuit for use in 90° and 110° colour deflection systems for 25 to 200 Hz field frequencies, and for 4 : 3 and 16 : 9 picture tubes. The STV5112 consists of three monolithic video output amplifiers. The amplifier can be seen as an operational amplifier with negative feedback. The advantage of negative feedback is that the amplifier characteristics do not play an important role up to certain frequencies. The internal flash diodes protect the amplifiers against flash over in the picture tube. The only protections required at the cathode outputs are a flash resistor and a spark gap. Furthermore, the device has a high voltage power supply (VDD) and a low voltage one (VCC). The DC voltages required at various parts of the chassis are provided by an SMPS transformer controlled by the IC MC44608 which is designed for driving, controlling and protecting switching transistor of SMPS. The transformer produces 115V for FBT input, ±14V for audio output IC, S+3.3, S+5V and 8V for ST92195. Passive components are used for the solution of power factor correction. The 24C08 is a 8Kbit electrically erasable programmable memory (EEPROM), organized as 4 blocks of 256*08 bits.The memory is compatible with the I²C standard, two wire serial interface which uses a bi-directional data bus and serial clock. The TDA1308 is an integrated class AB stereo headphone driver contained in a DIP8 plastic package Saw filter type : G1975M : K2966M : J1981 : K2958M : K2962M : L9653M : G3967M : G9353M : K3958M : K9356M : K9656M : K3958M : K9356M : M1962M : M3953M : M9370M :

7. VIDEO OUTPUT AMPLIFIER STV5112

8. POWER SUPPLY (SMPS)

9. POWER FACTOR CORRECTION

10. SERIAL ACCESS CMOS 8K EEPROM 24C08

11. CLASS AB STEREO HEADPHONE DRIVER TDA1308

12. SAW FILTERS

Model: PAL B/G MONO PAL SECAM B/G/D/K/I MONO PAL-I MONO PAL-SECAM B/G-D/K (38) MONO PAL-SECAM B/G/D/K/I/L/L MONO SECAM L/L AM MONO (AUDIO IF) PAL-SECAM B/G STEREO (VIDEO IF) PAL-SECAM B/G STEREO (AUDIO IF) PAL-SECAM B/G/D/K/I/L/L STEREO (VIDEO IF) PAL-SECAM B/G/D/K/I STEREO (AUDIO IF) PAL-SECAM B/G/D/K/I/L/L STEREO (AUDIO IF) PAL I NICAM (VIDEO IF) PAL I NICAM (AUDIO IF) PAL M/N NTSC M MONO PAL M/N NTSC M STEREO (VIDEO IF) PAL M/N NTSC M STEREO (AUDIO IF)

IC DESCRIPTIONS AND INTERNAL BLOCK DIAGRAM · ST92195 · STV224X · TUNER (UV1315, UV1316, UV1336) · TDA7266L / TDA7266M · TDA8174A · STV5112 · MC44608 · MSP34X0D · 24C08 · TDA1308 · SAW FILTERS G1975M, K2966M, K2962M, L9653M, G3962M, G9353M, K3958M, K9356M, K9656M, K6263K, K9652M, M1962M, M3953M, M9370M

6

ST92195
The ST92195 is a member of the ST9+ family of micro-controllers, completely developed and produced by SGSTHOMSON Microelectronics using a proprietary n-well HCMOS process. The nucleus of the ST92195 is the advanced Core, which includes the Central Processing Unit (CPU), the ALU, the Register File and the interrupt controller. The Core has independent memory and register buses to add to the efficiency of the code. A set of on-chip peripherals form a complete sys-tem for TV set and VCR applications: · Voltage Synthesis · VPS/WSS Slicer · Teletext Slicer · Teletext Display RAM · OSD Additional peripherals include a watchdog timer, a serial peripheral interface (SPI), a 16-bit timer and an A/D converter.

X&21752//(5 9(56ø21 7$%/(

)($785( 12 7;7 0212 12 7;7 0212 3 0212 3 0212 675 3 0212675:66 3 0212675$36:66

'(6&5,37,21 ,& 67& . 6:$ ,& 67% 6:% ,& 67& . 6:' ,& 67& . 6:( ,& 67& . 6:) ,& 67& . 6:*

7

STV224X Video processor:
The STV2246/2247/2248 are fully bus controlled ICs for TV including PIF, SIF, luma, Chroma and deflection processing. Used with a vertical frame booster (TDA1771 or TDA8174 for 90° chassis, STV9306 for 110° chassis), they allow the design of multi-standard (BGDKIMNLL, PAL/ SECAM/NTSC) sets with very few external components and no manual adjustments.

9,'(2 352&(6625 ,& 7$%/( 67(5(2 3$/ 6(&$0 176& WD9@PÃD8 $8',2
TUWÃ!!#% TUWÃ!!#& TUWÃ!!#' PF PF PF PF PF PF PF PF PF PF PF

UV1315, UV1316, UV1336

General description of UV1315: The UV1315 tuner belongs to the UV 1300 family of tuners, which are designed to meet a wide range of applications. It is a combined VHF, UHF tuner suitable for CCIR systems B/G, H, L, L, I and I. Features of UV1315: · Member of the UV1300 family small sized UHF/VHF tuners · Systems CCIR:B/G, H, L, L, I and I; OIRT:D/K · Voltage synthesized tuning (VST) · Off-air channels, S-cable channels and Hyper-band · Standardized mechanical dimensions and pinning PINNING PIN VALUE 1. Gain control voltage (AGC) : 4.0V, Max:4.5V 2. Tuning voltage 3. High band switch : 5V, Min:4.75V, Max:5.5V 4. Mid band switch : 5V, Min:4.75V, Max:5.5V 5. Low band switch : 5V, Min:4.75V, Max:5.5V 6. Supply voltage : 5V, Min:4.75V, Max:5.5V 7. Not connected 8. Not connected 9. Not connected 10.Symmetrical IF output 1 11. Symmetrical IF output 2 Band switching table:

%$1'

QDIÃ"

QDIÃ"

QDIÃ"

GÃ7hqÃÃÃÃÃÃÃÃÃÃÃWÃÃÃÃÃÃÃÃÃÃÃÃÃÃWÃÃÃÃÃÃÃÃÃÃÃÃÃ$W HvqÃ7hqÃÃÃÃÃÃÃÃÃÃÃÃWÃÃÃÃÃÃÃÃÃÃÃÃ$WÃÃÃÃÃÃÃÃÃÃÃÃÃÃÃW CvtuÃ7hqÃÃÃÃÃÃÃÃ$WÃÃÃÃÃÃÃÃÃÃÃÃÃÃWÃÃÃÃÃÃÃÃÃÃÃÃÃÃÃW

8

General description of UV1316:
The UV1316 tuner belongs to the UV 1300 family of tuners, which are designed to meet a wide range of applications. It is a combined VHF, UHF tuner suitable for CCIR systems B/G, H, L, L, I and I.

Features of UV1316:
· · · · · ·

Member of the UV1300 family small sized UHF/VHF tuners Systems CCIR: B/G, H, L, L, I and I; OIRT: D/K Digitally controlled (PLL) tuning via I²C-bus Off-air channels, S-cable channels and Hyper-band World standardized mechanical dimensions and world standard pinning Complies to CENELEC EN55020 and EN55013 PIN VALUE : 4.0V, Max:4.5V : Max:5.5V : Min:-0.3V, Max:5.5V : Min:-0.3V, Max:5.5V : 5.0V, Min:4.75V, Max:5.5V : 33V, Min:30V, Max:35V

PINNING 1. Gain control voltage (AGC) 2. Tuning voltage 3. I²C-bus address select 4. I²C-bus serial clock 5. I²C-bus serial data 6. Not connected 7. PLL supply voltage 8. ADC input 9. Tuner supply voltage 10. Symmetrical IF output 1 11. Symmetrical IF output 2

General description of UV1336:

UV1336 series is developed for reception of channels broadcast in accordance with the M, N standard. Features of UV1336: · Global standard pinning · Integrated Mixer-Oscillator & PLL function · Conforms to CISPR 13, FCC and DOC (Canada) regulations · Low power consumption · Both Phono connector and F connector are available PINNING 1. Gain control voltage 2. Tuning voltage 3. Address select 4. Serial cloc 5. Serial data 6. Not connected 7. Supply voltage 8. ADC input (optional) 9. Tuning supply voltage 10. Ground 11. IF output : : : : : PIN VALUE 4.0V, Max:4.5V Max :5.5V Min :-0.3V, Max:5.5V Min :-0.3V, Max:5.5V 5.0V, Min:4.75V, Max:5.5V 33V, Min:30V, Max:35V

TDA7266/TDA7266L
General Description of TDA7266L The TDA7266L is a mono bridge amplifier specially designed for TV and Portable Radio applications. Requires very few external components WIDE SUPPLY VOLTAGE RANGE (3-18V) MINIMUM EXTERNAL COMPONENTS NO SVR CAPACITOR NO BOOTSTRAP NO BOUCHEROT CELLS INTERNALLY FIXED GAIN STAND-BY & MUTE FUNCTIONS SHORT CIRCUIT PROTECTION THERMAL OVERLOAD PROTECTION
9

PINNING 1. 2. 3. 4. 5. 6. 7. 8. 9. 10.

N.C N.C. MUTE ST-BY PW-GND S-GND IN VCC OUT+ OUT -

General Description of TDA7266
The TDA7266 is a 2x7 Watt dual power amplifier. It is used for sound amplification at stereo TV sets. WIDE SUPPLY VOLTAGE RANGE (3-18V) MINIMUM EXTERNAL COMPONENTS NOSWR CAPACITOR NOBOOTSTRAP NOBOUCHEROT CELLS INTERNALLY FIXED GAIN STAND-BY & MUTE FUNCTIONS SHORT CIRCUIT PROTECTION THERMAL OVERLOAD PROTECTION PINNING 1. OUT1+ 2. OUT1 3. VCC 4. IN1 5. N.C. 6. MUTE 7. ST-BY 8. PW-GND 9. S-GND 10. N.C. 11. N.C. 12. IN2 13. VCC 14. OUT2 15. OUT2+

TDA8174AW

INDEPENDENT VERTICAL AMPLITUDE ADJUSTEMENT. BUFFER STAGE. POWER AMPLIFIER. FLYBACKGENERATOR. THERMALPROTECTION. INTERNAL REFERENCE VOLTAGE DECOU-PLING General Description: TDA8174Aand TDA8174AWare a monolithic integrated circuits. It is a full performance and very efficient vertical deflection circuit intended for direct drive of a TV picture tube in Color and B & W television as well as in Monitor and Data displays. PINNING 1. POWER OUTPUT 2. OUTPUT STAGE Vs 3. TRIGGER INPUT 4. HEIGHT ADJUSTMENT 5. VOLTAGE REF DECOUPLING 6. GROUND 7. RAMP GENERATOR 8. BUFFER OUTPUT 9. INVERTING INPUT 10. Vs 11. FLYBACK GENERATOR
10

STV5112
BANDWIDTH : 6MHz TYPICAL SUPPLY VOLTAGE : 220V TYPICAL RISE AND FALL TIME : 50ns TYPICAL CRT CATHODE CURRENT OUTPUTS FOR PARALLEL OR SEQUENTIAL CUT-OFF OR DRIVE ADJUSTMENT FLASHOVER PROTECTION POWER DISSIPATION : 3.6W General Description: The STV5112 includes three video amplifiers designed with a high voltage bipolar/CMOS/DMOS technology (BCD). It drives directly the three cathodes and is protected against flashovers. Thanks to its three cathode current outputs, the STV5112 can be used with both parallel and sequential sampling applications. PINNING 1. BLUE INPUT 2. VCC LOW VOLTAGE 3. GREEN INPUT 4. RED INPUT 5. VDD HIGH VOLTAGE 6. RED CATHODE CURRENT 7. RED OUTPUT 8. GROUND 9. RED FEEDBACK 10. GREEN OUTPUT 11. GREEN CATHODE CURRENT 12. GREEN FEEDBACK 13. BLUE OUTPUT 14. BLUE CATHODE 15. BLUE FEEDBACK

MC44608
General description: The MC44608 is a high performance voltage-mode controller designed for offline converters. This high voltage circuit that integrates the startup current source and the oscillator capacitor, requires few external components while offering a high flexibility and reliability. The device also features a very high efficiency standby management consisting of an effective Pulsed Mode operation. This technique enables the reduction of the standby power consumption to approximately 1W while delivering 300mW in a 150W SMPS. Integrated startup current source Loss less offline startup Direct offline operation Fast startup General Features Flexibility Duty cycle control On chip oscillator switching frequency 40, or 75kHz Secondary control with few external components Protections Maximum duty cycle limitation Cycle by cycle current limitation Demagnetization (Zero current detection) protection Over V CC protection against open loop Programmable low inertia over voltage protection against open loop Internal thermal protection GreenLine Controller Pulsed mode techniques for a very high efficiency low power mode Lossless startup Low dV/dT for low EMI radiations

11

PINNING 1. Demagnetization 2. I Sense 3. Control Input 4. Ground 5. Driver 6. Supply voltage 7. No connection 8. Line Voltage

PIN VALUE Zero cross detection voltage : 50 mV typ. Over current protection voltage 1V typ. Min : 7.5V Max. : 18V Iout 2Ap-p during scan 1.2Ap-p during flyback Output resistor 8.5 Ohm sink 15 Ohm source typ. Max : 16V (Operating range 6.6V-13V) Min : 50V Max : 500V

MSP34X0D
The MSP 34x0D is designed to perform demodulation of FM or AM-Mono TV sound. Two kinds of MSPs are used. MSP 3400D and MSP 3410D. The MSP 3400D is fully pin and software-compatible to the MSP 3410D, but is not able to decode NICAM. It is also compatible to the MSP 3400C. General description: Demodulator and NICAM Decoder Section The MSP 34x0D is designed to perform demodulation of FM or AM-Mono TV sound. Alternatively, two-carrier FM systems according to the German or Korean terrestrial specs or the satellite specs can be processed with the MSP 34x0D. Digital demodulation and decoding of NICAM-coded TV stereo sound, is done only by the MSP 3410. The MSP 34x0D offers a powerful feature to calculate the carrier field strength, which can be used for automatic standard detection (terrestrial) and search algorithms (satellite). General Features Two selectable analog inputs (TV and SAT-IF sources) Automatic Gain Control (AGC) for analog IF input. Input range: 0.103 V pp Integrated A/D converter for sound-IF inputs All demodulation and filtering is performed on chip and is individually programmable Easy realization of all digital NICAM standards (B/G, D/K, I & L) with MSP 3410G. FM demodulation of all terrestrial standards (incl. identification decoding) FM demodulation of all satellite standards No external filter hardware is required Only one crystal clock (18.432 MHz) is necessary FM carrier level calculation for automatic search algorithms and carrier mute function DSP Section (Audio Base band Processing) Flexible selection of audio sources to be processed Two digital input and one output interface via I 2 S bus for external DSP processors, featuring surround sound, ADR etc. Digital interface to process ADR (ASTRA Digital Radio) together with DRP 3510A Performance of all de-emphasis systems including adaptive Wegener Panda 1 without external components or controlling Digitally performed FM identification decoding and de-matrixing Digital base-band processing: volume, bass, treble, 5-band equalizer, loudness, pseudo-stereo, and base-width enlargement Simple controlling of volume, bass, treble, equalizer etc. Analog Section four selectable analog pairs of audio base-band inputs (= four SCART inputs) input level : = < 2 V RMS, input impedance : >= 25 kW one analog mono input (i.e. AM sound): input level : = < 2 V RMS , input impedance : > = 15 kW two high-quality A/D converters, S/N-Ratio : > = 85 dB 20 Hz to 20 kHz bandwidth for SCART-to-SCART copy facilities

24CO8
General description: The 24C16 is a 8Kbit electrically erasable programmable memory (EEPROM), organized as 4 blocks of 256 * 08 bits. The memory operates with a power supply value as low as 2.5V. Features: Minimum 1 million ERASE/WRITE cycles with over 10 years data retention Single supply voltage:4.5 to 5.5V Two wire serial interface, fully I²C-bus compatible Byte and Multi-byte write (up to 8 bytes) Page write (up to 16 bytes) Byte, random and sequential read modes Self timed programming cycle
12

PINNING 1. Write protect enable 2. Not connected 3. Chip enable input 4. Ground 5. Serial data address input/output 6. Serial clock 7. Multibyte/Page write mode 8. Supply voltage

PIN VALUE : 0V : 0V : 0V : 0V : Input LOW voltage : Min : -0.3V, Max : 0.3*Vcc : Input HIGH voltage : Min : 0.7*Vcc, Max : Vcc+1 : Input LOW voltage : Min : -0.3V, Max : 0.3*Vcc : Input HIGH voltage : Min : 0.7*Vcc, Max : Vcc+1 : Input LOW voltage : Min : -0.3V, Max : 0.5V : Input HIGH voltage : Min : Vcc-0.5, Max : Vcc+1 : Min :2.5V, Max : 5.5V

TDA1308

Features: Wide temperature range Excellent power supply ripple rejection Low power consumption Short-circuit resistant High performance high signal-to-noise ratio low distortion PINNING 1. Output A (Voltage swing) 2. Inverting input A 3. Non-inverting input A 4. Ground 5. Non-inverting input B 6. Inverting input B 7. Output B (Voltage swing) 8. Positive supply Saw filters list: PIN VALUE : Min : 0.75V, Max : 4.25V : Vo(clip) : Min : 1400mVrms : 2.5V : 0V : 2.5V : Vo(clip) : Min : 1400mVrms : Min : 0.75V, Max : 4.25V : 5V, Min : 3.0V, Max : 7.0V

9,'(2
Q6GÃ7B B (&$H

$8',2

0212

QTÃ7BÃ9F Q6GÃDÃD QTÃ7BÃ9FÃFÃDÃD QTÃ7BÃ9FÃFÃGÃG

F!(%%H E ('

F!(%%H F!(%!HÃÃÃÃÃÃÃÃÃÃÃÃG(%$"

9,'(2
Q6GÃ7B

$8',2

B"(%"HÃÃÃÃÃÃÃÃÃÃB("$"H F"($'HÃÃÃÃÃÃÃÃÃÃÃF("$% F"($'HÃÃÃÃÃÃÃÃÃÃÃF("$% F"($'HÃÃÃÃÃÃÃÃÃÃÃF(%$%

675

Q6GÃDÃD QTÃ7BÃ9FÃFÃDÃD QTÃ7BÃ9FÃFÃGÃG

PINNING 1. Input 2. Input-ground 3. Chip carrier-ground 4. Output 5. Output

K9656M, L9653M
PINNING 1. Input 2. Switching Input 3. Chip carrier-ground 4. Output 5. Output
13

CIRCUIT DESCIRIPTION
POWER SUPPLY
The ZX series of receivers incorporate a Motorola switch mode power supply using a MC 44608 regulator controller IC. The circuit provides power to the receiver in both standby and. normal operation modes. The switch on the mains supply is fed through the mains filter network TR801, the surge limiter resistor R828,the bridge rectifier diodes D811/13/37/38, and reservoir capacitor producing approx. 320 volts D.C to feed the switching MOSFET Q801 via the primary winding of TR802 pins 6 and 7. Start up resistor R801 feeds from a 500V coming from the mains through the adder diodes D809, D890 to pin 8 of IC800, the IC uses 9mA current source and connects it internally to VCC at pin6 allowing a rapid charge enough for start up. ThenIC800 responds with the oscillator starting to oscillate at a 40khz frequency fixed by the IC manufacturer. The IC then produces, pulse width modulation pulses, at this frequency on pin 5 to drive the base of the switching FET Q801, that will then switch current on and off through the primary of TR802, which will in turn provides voltages in the secondary windings. The secondary winding voltages being proportional to the length of time that Q801 is turned on in each cycle. The voltage produced between pins 4 and 3 of TR802 is rectified by D804 developing aprox. 12 volts on C810, which takes over from the start up resistor to supply pin 8 of IC800. The Demag pin at pin1 offers 3 different functions: Zero voltage crossing detection (50mV), 24mA current detection and 120mA current detection. The 24mA level is used to detect the secondary reconfiguration status and the 120mA level to detect an Over Voltage status called Quick OVP. The VCC at pin6 operates between 6,6V and 13V in normal operation, when this voltage exceeds 15V then the IC output is disabled.

START UP

VOLTAGE REGULATION

After initial start up the secondary voltages of TR802 are established. These voltages then need to be regulated to the required levels. In a switch mode power supply such as this, it is the ON time of the switching FET Q801 that determines the output voltages produced. To provide regulation of the supply there is a feedback loop via an adjustable zener IC118 and an OPTO- coupler connected to pin3 of IC800. The reference voltage of IC118 is set to 2,5V to supply a B+ voltage of 115V. Any fluctuation at this pin will cause IC800 to compensate it either by increasing or decreasing the voltage at the secondary outputs.

VOLTAGE PROTECTION

The MC44608 offers two OVP functions: 1- A fixed function that detects when V CC is higher than 15.4V 2- A programmable function that uses the demag pin. The current flowing into the demag pin is mirrored and compared to the reference current Iovp (120mA). -Thus this OVP is quicker than normal number one as it directly sense the change in current rather than waiting for a specific voltage value, and is called QOVP. In both cases, once an OVP condition is detected, the output is latched off until a new circuit STARTUP. 3- A software controlled function acts on pin52 of IC501. This pin monitors feedback from both 8V and 5V via D512, then compares these to a reference value Vref pre-set by the hardware through resistors R545, R546, R548. In normal mode operation 1.2V < Vref < 2.4V. Any voltage outside this window will cause the micro controller to force the TV to stand by mode by lowering the standby port. Refer to standby mode.

CURRENT PROTECTION

To monitor the current drawn by the receiver the source of Q801 is returned to the bridge rectifier through a low value resistor R807. All the current drawn by the receiver will flow through that resistor each time Q801 conducts, this will produce a voltage across the resistors proportional to the current drawn by the receiver. This voltage is fed to pin 2 of IC800 via R806.When the receiver is working normally the voltage across R807 is only a fraction of a volt and is not large enough to have any effect on IC800. Under fault conditions, if the receiver draws excessive current the voltage across R807 will rise. This voltage is monitored by the current sense input pin2. This Current Sense pin senses the voltage developed on the series resistor R806 inserted in the source of the power MOSFET. When I sense reaches 1V, the Driver output (pin 5) is disabled. This is known as the Over Current Protection function. A 200mA current source is flowing out of the pin 3 during the startup phase and during the switching phase in case of the Pulsed Mode of operation. A resistor can be inserted between the sense resistor and the pin 3, thus a programmable peak current detection can be performed during the SMPS standby mode.

SAFETY PRECAUTIONS

Remember that all the primary side components of the power supply shown to the left of TR8O2 on the diagram are live to earth. It is recommended that a mains isolation transformer is used when servicing the receiver. Many of the components in the power supply are safety critical. (R828, R809) is a surge-Iimiting resistor, limiting the surge through the degauss coils when the reservoir capacitor is empty. These are marked with an exclamation mark in a triangle on the circuit diagram. These components MUST be replaced only with parts of identical value and safety characteristics. For reliability, it is recommended that only genuine parts are used for service replacements. Always check the main supply voltage feeding the line output stage after replacing parts in the power supply or line output circuit. The correct voltage is important for safety and reliability, the correct voltage should be 115 V ±2 V.
14

When servicing note that the reservoir capacitor C809 can remain charged to high voltage for some time after the a.c. supply is removed. This can result in a shock hazard or damage to components whilst working on the receiver. Do not try to test Q801 base emitter junction if C809 is charged, your meter will turn on the transistor which will discharge the capacitor resulting in a collector emitter short circuit. Do not discharge C809 quickly with a screwdriver etc. The very high current produced can damage the internal connections of the capacitor causing failure at a later date. Remember when checking voltages to use a return path on the same side of TR802 for the Voltmeter earth to obtain the correct readings.

STANDBY OPERATION

As mentioned earlier the Startup Management of MC44608 is as follows: The Vi pin 8 of IC800 is directly connected to the HV DC rail Vin. This high voltage current source is internally connected to the VCC pin and thus issued to charge the VCC capacitor. The V CC capacitor charge period corresponds to the Startup phase. When the V CC voltage reaches 13V, the high voltage 9mA current source is disabled and the device starts working. The device enters into the switching phase. To help increase the application safety against high voltage spike on pin8 a small wattage 1k_series resistor is inserted between the Vin rail and pin 8. After this start-up the IC can distinguish between the different modes of operation using the following technique:

MODE TRANSITION

The LW latch is the memory of the working status at the end of every switching sequence. Two different cases must be considered for the logic at the termination of the SWITCHING PHASE: 1. No Over Current was observed 2. An Over Current was observed These two cases correspond to the two signals NOC in case of No Over Current and OC in case of Over Current. The effective working status at the end of the ON time memorized in LW corresponds to Q=1 for no over current, and Q=0 for over current. To enter the standby mode secondary side is reconfigured using D889 loop, this starts with the microprocessor s pin 47becomes high; as the standby port becomes high Q503 conducts and Q802 becomes off then D889 conducts and the high voltage output value becomes lower than the NORMAL mode regulated value. The shunt regulator IC118 is fully OFF. In the SMPS standby mode all the SMPS outputs are lowered except for the low voltage output that supply the wakeup circuit located at the isolated side of the power supply. In that mode the secondary regulation is performed by the Zener diode (D801) connected in parallel to the TL431. The secondary reconfiguration status can be detected on the SMPS primary side by measuring the voltage level at pin4 of TR802. In the SMPS standby mode the 3 distinct phases are: The SWITCHING PHASE: Similar to the Overload mode. The current sense clamping level is reduced. When VCC crosses the current sense section, the C.S. clamping level depends on the power to be delivered to the load during the SMPS standby mode. Every switching sequence ON/OFF is terminated by an OC as long as the secondary Zener diode voltage has not been reached. When the Zener voltage is reached the ON cycle is terminated by a true PWM action. The proper SWITCHING PHASE termination must correspond to a NOC condition. The LW latch stores this NOC status. The LATCHED OFF PHASE: The MODE latch is set. The STARTUP PHASE is similar to the Overload Mode. The MODE latch remains in its set status (Q=1). The SWITCHING PHASE: The Standby signal is validated and the 200uA is sourced out of the Current Sense pin 2.

SMPS SWITCH OFF

When the mains is switched OFF, so long as the electrolytic bulk capacitor provides energy to the SMPS the controller remains in the switching phase. Then the peak current reaches its maximum peak value, the switching frequency decreases and all the secondary voltages are reduced. The V CC voltage is also reduced. When VCC is less than 6,5V, the SMPS stops working.

MICROPROCESSOR IC501

IC 501 controls all the functions of the receiver operated by the remote control and the front panel customer controls. It produces the on screen graphics, operates tuning, customers controls and engineering controls, and also incorporates all of the Teletext functions. It also controls the video processor, the audio processor, and the tuner. The circuits just mentioned are controlled via the I²C bus. Also IC501 controls the video source switching, vertical position adjustment and the vertical linearity adjustment via its ports. An external 8K EEprom is used by the micro. The EEprom comes fully programmed. The main clock oscillator is 4.0 MHz crystal X501 on pins 50 and 51. Reset is provided on pin 2 via Q504. On switching on pin 2 becomes high and the controller gets reset which stays valid till a low signal comes on that pin.

CONTROLS

Command information from the infra red remote controller is fed through the sensor IC502 to pin 1 of the microprocessor. Operation of the customer front panel keys is detected by pin 8 that is an ADC (analogue to digital converter). Pressing a switch will connect the 5V to the ground through a particular resistor that determines the value of the voltage on pin8 at that instant. This obtained value is comprehended by the micro and the corresponding operation is performed. Refer to the following table:

15

7VUUPI

UurvvxhyÃyhtr

Srvhpr

3 9 9 0(18

9 9 9 9 9

5 5 5 5 5

IC501automatically switches from Tv mode to AV1, AV2 by detecting the signal from pin29 or pin8 at the scart connector, through its 56, 55 pins. The picture mode is determined according to the following table:
9vrpÃyhtr ÃWyhtrÃDprrvt QvprÃqr

WR 9 WR 9 WR 9

WR 9 WR 9 WR 9

79 PRGH PRGH PRGH

TUNING

All the tuning functions are carried by the microprocessor IC501. Three tuning modes are available for this chassis, VST tuning, PLL tuning, and frequency tuning. In all of these both manual and automatic modes are possible. If Auto Tuning Mode is selected the receiver tunes Band 1, Band2, and UHF, putting into memory the channel, signal strength (signals amplitude for VST and video indent for PLL), and tuning data of each TV station found. The memories are then stored automatically to put the channels into frequency order from lowest frequency to the highest one. In APS (Auto-Programming-System) TV sets the channels are stored according to the standard tables provided for each country. In VST mode IC501 generates the tuning control voltage as pulse width modulation output at pin54. This pulse operates a voltage switch Q502 converting the 0 to 5V pulse into a 0 to 33V pulses that are then integrated and smoothed by R550/ 553/563 and C535/538/544 to give a steady DC voltage of value between 0 to 33V for tuning control on pin 2 of the tuner. IC501 also controls the band switching of the tuner by pins 12/13/14 via Q507, Q506 and Q505 for the different bands UHF, Band1, and Band2. In both PLL and frequency tuning modes the tuning process is controlled by IC501 via the I²C BUS. In PLL mode a table for all the channels available is set according to the standards and the micro controller uses these values to set the central frequency of the required channel. This mode is quicker that VST mode. Frequency tuning is a new feature to this chassis, it takes the advantages of both VST and PLL tuning. As in PLL mode the tuning process is controlled via I²C bus, however the channels are not predefined in the software by a table on the contrary these are scanned as in VST but here the frequency changes and not the voltage. In frequency tuning the micro generates I²C signals to account for a 1Mhz frequency increment on the tuner and then scan all the frequency either manually or automatically. This method is faster than the VST and more precise than PLL tunings. Automatic fine tuning (AFT) correction voltage is done internally inside IC403 and fed to the microprocessor via I²C BUS. This is used by the software to modify the mark space output at pin 54 producing the tuning voltage. The AFT voltage is also used in tuning mode to identify the presence of a signal whilst tuning. Tuner AGC voltage from pin 8 of IC403 is taken directly to the tuner. This is used in auto tuning more to determine

VOLUME CONTROL

A pulse width modulation output is developed inside the processor and is fed to the audio processor in stereo sets and to the video processor in mono sets via the I²C BUS to control the volume. The physical control on the front panel works in the same way.

TELETEXT

The microprocessor IC501 performs all of the teletext functions internally. The Composite Blanking video and Sync signal (CBVS) is input to pin 33 of the micro from pin 29 of IC403. When text is selected the text graphics are output as R.G.B signals on pins 15/16/17 of the micro and fed to pins 34/35/36 of IC403. At the same time pin 18 of the micro goes high taking pin 37 of IC403 high, blanking the picture and selecting text R.G.B. input. output, IC701. Note. mixed mode is available and fast text with 8 page memory . A.V SWITCHING A.V. input can be selected from the remote control or by applying 6 to12 volts from pin 8 of the scart connector, This takes pin 55/56 of the micro high (5 volts). When external A.V input is requested pin 55 or Pin 56 of the micro goes high. This is then transmitted via the I²C bus to IC403, selecting external signals from the scart connector. SERVICE MODE The AK30 chassis incorporates an electronic service mode operated by the micro. Full details are given on pages 20 to 25 of the service manual. The mode is entered by a combination of button presses (4-7-2-5), whilst the Main menu is on the screen. You can select any adjustment and change it. A list of adjustments is available such as OSD position, IF central frequency adjustment, AGC, vertical linearity, size, position, horizontal position, R.G.B gains, APR, tuner settings for PLL tuners, and five options for the Tv set features configurations.
16

HOTEL MODE

Hotel mode is a feature in the software in this receiver. However we do supply a special remote control which has access to the menus denied. This means that the Tv can be tuned in, and set up with the original remote control, then the special remote is left with the receiver.

EEPROM INITIALISATION

If the E²PROM IC500 is replaced it will come fully programmed and therefore it is not necessary to initialise the new device. In some circumstances the E²PROM may become corrupted in use i.e. static discharge or lightning strike. If this happens, it is advised that the E²PROM is replaced.

OFF AIR SIGNAL PATH TUNER
A UV1315 voltage controlled tuner is used on the AK30 chassis, operating from a 5volt supply, line (pin6). A 0 to 33 volt rail is used for tuning (pin 2), controlled by the microprocessor IC501. The AFT pin on the tuner is not used, instead the Automatic Fine Tuning is achieved by modifying the tuning control line. This is done by software in IC501. The gain of the tuner can be altered by the AGC control voltage fed in to pin1. The tuner produces a balanced output on pins 10,11. Neither side is connected to earth. This is fed via a surface wave filter Z402 to the IF input of IC403 (pins 6 and 7). IC403 incorporate the IF amplification, AFT , AGC, video and sound detectors as well as AV switching. The IC requires both 5 and 8 V tuned circuit for these functions, L401, L402, L403, and L406.

VIDEO PATH

The detected video signal is output from pins 13 of IC403, to sound traps Z403/404. The video is taken from the other side via the appropriate filter to Pin 18 of IC403. (1.2 p to p) Video to the scart connectors is taken after R458 to Pin 19 of the scart connector. The CVBS_TXT output Pin29 output is fed to IC501 Pin 34 (for teletext). The video signal is sometimes labelled CVBS on the circuit diagram. This stands for Composite Video Blanking & Sync. The composite signal is input Pin 13 (Video input) of IC403. This IC carries out all of the luma/Chroma processing internally and also provides the customer control functions of brightness, contrast, sharpness and saturation. IC403 is I²C bus controlled and incorporates auto greyscale circuitry and internal luma/chroma delay lines. The resulting R.G.B drive is output on pins 30,31 and 32. The R.G.B passes via connector PL405 to the CRT base PCB. Here the R.G.B signal is amplified by IC901 to provide drive for the cathodes of the CRT. IC901 produces a feedback signal which is fed to IC403 (pin 33) for blanking and auto grayscale correction.

SOUND PATH

The demodulated mono sound is taken from pin 55 of IC403 directly to the sound output stage IC401 Pin 7. The output signal from IC401 is Volume controlled achieved within IC403 using the I²C bus line from IC501. To limit the volume at the specified out put the A_out pin 55 is fed to IC 401 through a voltage divider R455 and R454. Muting of the output stage is provided from Pin 46 of IC501 to pin3 of IC401/6 of IC301. IN the stereo model the IF from PINS 10 & 11 of the tuner passes through Z401 and the output signal goes through pins 1&2 of IC403. The output QSS signal from IC 403 is taken from pin 11 and sent to audio processor IC700. The left channel is output on PIN 29 and the right channel output is on PIN 28.Then to IC301 after passing through a voltage divider R454/R455 for the right channel and R463/R464 for the left channel. IC403 handles also the AM modulated signals in L/L systems at pins 1&2.

AV INPUT SIGNAL PATH
Video and Sound IC403 has three CVBS inputs at pins 18,20 and 22.The composite video signal of AV1 is taken from pin 41 of the scart connector to pin20 of IC403. The mono sound signal is taken from pins 2 and 6 of the scart sockets to the switching transistors Q101. The transistor switch the audio depending on the source, and is then fed to pin14 of lC403. The CVBS coming from AV2 or AV3 is taken from pin20 of scart connector, from the JK1 for BAV or JK4 for FAV. Then these signals are switched by transistors Q141, Q142 depending on the source by the microprocessors pins 5,6,7. The resultant signal is given to pin 22 of IC403. Scart two supports also SVHS signals and then the chroma comes from pin 15 of connector PL101 directly to pin 23 of IC403, whilst the luma uses the same path as the CVBS of AV2. When AV input is selected pin 5,6,7 of the microprocessor IC50 I is taken high, this switches the IC403 to external input mode via I²C BUS. This connects the video inputs on pins 20 or 22 to IC403 and the audio input on pin 14 to the audio out on pin 55 (via the internal volume control circuit) The signal paths are then as for off air. The chassis can detect the video signals on scart 1 and 2 using pin 8 switching voltages at pins 56 and 55 of IC501.

17

R.G.B
The R.G.B signals from pins 7,11 and 15 of the scart connector (PL101) are fed to the R.G.B input pins (25,26,27) of IC403. R.G.B operation can be enabled by either taking pin 16 of the scart connector high, this high is fed to Pin 28 of IC403, or via the l²C bus the microprocessor sets IC403 to forced R.G.B mode in which the video processor generates its own fast blank signal. This puts the IC into external R.G.B mode and selects the inputs on pins 25,26 and 27, overriding the video input on pin 20/22. Note: when using R.G.B input the contrast, brightness and colour controls will still operate.

LINE CIRCUIT
Line and frame drive are generated by IC403. The sync pulses are separated from the incoming video signal at pin 18/20/22 and used to control the internal circuitry of the IC. Line drive is produced by counting down the external 4.43 MHz crystal at pin 40 to15.625 kHz locked to the incoming sync. This drive is output on pin 48 and feeds directly to the line drive transistor Q601. Note. That the output of IC403 Pin 48 is an open-collector and requires a pull up resistor, if the pin is open circuited for test no waveform will be seen. Q601 collector feeds the line output transistor Q603. The line output stage is conventional with a transformer containing a split diode winding for EHT generation. Fifth harmonic tuning is achieved by capacitor C618/619.

FIELD OUTPUT VERTICAL SHIFT
A fly-back pulse is taken from pin 1 of the FBT transformer. This is required by IC403 (Pin 49) for burst / sync gating, and RGB line blanking. The ver_sync signal is output from the pin47 and fed to Pin41 of IC501. The H_sync pulse is taken from pin 1 of the FBT and fed to the micro at pin 40.These two signals are required by the micro for graphics timing and also for text. IC403 generates a vertical pulse signal VER_OUT and V_AMP that are fed to IC600 (the vertical stage IC). IC600 is supplied by a 26V DC via diode D610.It generates its own ramp signal and based on the V_AMP & VER_OUT signals it produces the vertical deflection signals that are fed to connector PL601. Vertical linearity adjustment is controlled by Q604 which is driven by the PWM output of IC501 at pin 49. Vertical position adjustment is conducted by Q606 derived by the VER_OUT signal. Switching Q606 will change the DC voltage on VOUT_2 pin which will either lower or higher the picture. A DC level is supplied at VOUT_2 via D614 to stabilise the picture and make its position changeable.

B.C.L CIRCUIT (BEAM CURRENT LIMITER)
Beam current limiting is employed to protect the circuitry in the receiver, the CRT and to prevent excessive X Ray radiation in fault conditions. The current drawn by the CRT is monitored by the current drawn through the winding of the fly-back transformer that produces the EHT for the CRT anode. The end of the winding (Pin 10) is returned to IC403 Pins 46, the beam current drawn by the CRT passes through Q603 and develops a voltage on the collector proportional to the current (V=IxR). The voltage on the collector will vary depending on the beam current being drawn reducing the brightness and contrast of the picture. If the voltage is sufficiently negative (indicating very high excess beam current) the output will be reduced, reducing the picture brightness and contrast.

18

AK30 CHASSIS MANUAL ADJUSTMENT PROCEDURE
In order to enter service menu, first enter the main menu and then press the digits 4, 7, 2 and 5 respectively. To select adjust parameters, use ù or ü buttons. To change the selected parameter, use ÷ or ÿ buttons. Selected parameter will be highlighted. Entire service menu parameters of AK30 CHASSIS are listed below. For some of parameters the default values are given on the same table.
REGISTER
OSD IF1 IF2 IF3 IF4 AGC VLIN VS1A VS1B VP1 HP1 VS2A VS2B VP2 HP2 RGBH WR WG WB BR BG APR FMP1 NIP1 SCP1 FMP2 NIP2 SCP2 F1H F1L F2H F2L BS1 BS2 BS3 CB OP1 OP2 OP3 OP4 OP5 TX1

PARAMETER
OSD Horizontal Position IF Coarse Adjust IF Fine Adjust IF Coarse Adjust for L-Prime IF Fine Adjust for L-Prime Automatic Gain Control Vertical Linearity Vertical Size for 50 Hz / 4:3 Vertical Size for 50 Hz / 16:9 Vertical Position for 50 Hz Horizontal Position for 50 Hz Vertical Size for 60 Hz / 4:3 Vertical Size for 60 Hz / 16:9 Vertical Position for 60 Hz Horizontal Position for 60 Hz RGB Horizontal Shift Offset White Point Adjust for RED White Point Adjust for GREEN White Point Adjust for BLUE Bias for RED Bias for GREEN APR Threshold FM Prescaler when AVL is OFF NICAM Prescaler when AVL is OFF SCART Prescaler when AVL is OFF FM Prescaler when AVL is ON NICAM Prescaler when AVL is ON SCART Prescaler when AVL is ON High Byte of crossover frequency for VHF1-VHF3 Low Byte of crossover frequency for VHF1-VHF3 High Byte of crossover frequency for VHF3-UHF Low Byte of crossover frequency for VHF3-UHF Band Switch Byte for VHF1 Meaningful for only Band Switch Byte for VHF3 Meaningful for only Band Switch Byte for UHF Meaningful for only Control Byte Meaningful for only PLL Tuner Option 1 (see the Option List) Option 2 (see the Option List) Option 3 (see the Option List) Option 4 (see the Option List) Option 5 (see the Option List) Teletext Option 1 (see the Option List)

NOTE (NUMBERS ARE DEFAULT VALUES FOR CONCERNED PARAMETER)
ADJUST HORIZONTAL POSITION FOR OSD 5 63 5 63 63 ADJUST VERTICAL LINEARITY ADJUST VERTICAL SIZE FOR 4:3 MODE (50 HZ) ADJUST VERTICAL SIZE FOR 16:9 MODE (50 HZ) ADJUST VERTICAL POSITION (50 HZ) ADJUST HORIZONTAL POSITION (50 HZ) ADJUST VERTICAL SIZE FOR 4:3 MODE (60 HZ) ADJUST VERTICAL SIZE FOR 16:9 MODE (60 HZ) ADJUST VERTICAL POSITION (60 HZ) ADJUST HORIZONTAL POSITION (60 HZ) CVBS RGB HORIZONTAL POSITION COMPENSATION 40 40 40 31 31 10 9 (STEREO ONLY) 20 (STEREO ONLY) 14 (STEREO ONLY) 18 (STEREO ONLY) 39 (STEREO ONLY) 14 (STEREO ONLY) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) MEANINGFUL FOR ONLY PLL TUNER (see tuner setting table) PERIPHERAL OPTIONS (see option table) RECEPTION STANDART OPTIONS (see option table) VIDEO OPTIONS (see option table) TV FEATURE OPTIONS (see option table) CHANNEL TABLE OPTIONS (see option table) TELETEXT OPTIONS (see option table)

19

USING COLOUR BUTTONS ON SERVICE MENU RED BUTTON (For Stereo models only): It switches the AVL to ON or OFF mode on service menu. AVL word is visible on service menu when AVL is on. GREEN BUTTON : It switched the PICTURE MODE to 4:3 or 16:9 on service menu. It is usef