Text preview for : 4736Z_LA-5271P_R02_0324.pdf part of Acer 4736Z 4736Z_LA-5271P_R02_0324



Back to : 4736Z_LA-5271P_R02_0324.p | Home

A

B

C

D

E

1

1

Compal Confidential
KALG1 M/B Schematics Document
2 2

Intel Penryn Processor with Cantiga + DDRIII + ICH9M

2009-03-02 REV 02
3 3

4

4

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cover Page
Rev 0.1 Sheet
E

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

KALG1

Date:

Tuesday, March 24, 2009

1

of

45

A

B

C

D

A

B

C

D

E

Compal Confidential
Model Name : KALG1 File Name : LA-5271P
1

Fan Control

Intel Penryn Processor
uPGA-478 Package (Socket P) page
H_A#(3..35) 4,5,6

Thermal Sensor
EMC 1402
page 4

Clock Generator
ICS9LPRS387
page 16
1

page 4

667/800/1066MHz

FSB

H_D#(0..63)

HDMI Conn.
page 24

LCD Conn.
page 17

CRT Conn.
page 18

TMDS LVDS HDMI ASM1442T

LVDS PCI-Express

Intel Cantiga
uFCBGA-1329
page 7,8,9,10,11,12,13

Memory BUS(DDRIII) 204pin DDRIII-SO-DIMM X2
Dual Channel
1.5V DDRIII 800

BANK 0, 1, 2, 3

page 14,15

page 24

DMI
2

C-Link

USB conn x3
USB port 0, 1, 6
page 29

Bluetooth Conn
page 29

CMOS Camera
page 17

Finger Print
AES1610
page 29
2

LS-4494P

www.laptopblue.com
PCI-Express

Intel ICH9-M
BGA-676

3.3V 48MHz

USB

3.3V 24.576MHz/48Mhz

HD Audio

S-ATA

LAN(GbE)
ATHEROS AR8131
page 26

MINI Card x1
WLAN
page 28

NEW Card
page 28

page 20,21,22,23

Card Reader RTS5159-GR
page 25

GMCH HDA
page 08

MDC 1.5 Conn 32 page

HDA Codec
ALC888S-VC
page 33

port 2

port 1

port 0

RJ45
page 27
3

ESATA Conn. page 29

CDROM Conn. page 23

SATA HDD Conn. page 23 LPC BUS

Audio AMP
APA2051
3

page 34

ENE KB926
page 30

Phone Jack x3
page 34

RTC CKT.
page 20

Touch Pad Power On/Off CKT.
page 32

Int.KBD
page 31

page 31

DC/DC Interface CKT.
page 37
4

BIOS
page 31

CIR
page 30
4

Power Circuit DC/DC
page 38,39,40,41,42,43
Security Classification

Compal Secret Data
2008/11/10 Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Block Diagrams
Document Number Rev 0.1 Sheet
E

POWER SW
Page 36
A B

Issued Date

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D B DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
C D

KALG1
Tuesday, March 24, 2009 2 of 45

Date:

A

B

C

D

E

STATE

SIGNAL

SLP_S1# SLP_S3# SLP_S4# SLP_S5# HIGH LOW LOW LOW LOW HIGH HIGH LOW LOW LOW HIGH HIGH HIGH LOW LOW HIGH HIGH HIGH HIGH LOW

+VALW ON ON ON ON ON

+V ON ON ON OFF OFF

+VS ON ON OFF OFF OFF

Clock ON LOW OFF OFF OFF
1

Voltage Rails
Power Plane VIN B+
1

Full ON
Description Adapter power supply (19V) AC or battery power rail for power circuit. Core voltage for CPU 0.75VS power rail for DDR3 terminator 1.05V switched power rail 1.5V power rail for HDA 1.5V switched power rail 1.8V power rail for NB(LVDS) 3.3V always on power rail 3.3V power rail for LAN 3.3V power rail for SB 3.3V switched power rail 5V always on power rail 5V power rail for SB 5V switched power rail VSB always on power rail RTC power S1 N/A N/A ON ON ON ON ON ON ON ON ON ON ON ON ON ON ON S3 N/A N/A OFF OFF OFF ON OFF ON ON ON ON OFF ON ON OFF ON ON S5 N/A N/A OFF OFF OFF OFF OFF OFF ON* ON OFF OFF ON* OFF OFF ON* ON

S1(Power On Suspend) S3 (Suspend to RAM) S4 (Suspend to Disk) S5 (Soft OFF)

+CPU_CORE +0.75VS +1.05VS +1.5V +1.5VS +1.8V +3VALW +3V_LAN +3V +3VS +5VALW +5V +5VS +VSB +RTCVCC

Board ID / SKU ID Table for AD channel
Vcc Ra/Rc/Re
Board ID

0 1 2 3 4 5 6 7

3.3V +/- 5% 100K +/- 5% Rb / Rd / Rf 0

V AD_BID min 0 V

V AD_BID typ 0 V

V AD_BID max 0 V

2

Note : ON* means that this power plane is ON only with AC power available, otherwise it is OFF.

2

BOARD ID Table External PCI Devices
Device IDSEL# REQ#/GNT# Interrupts

Board ID 0 1 2 3 4 5 6 7

PCB Revision PCB 08Y LA-5271P REV0 M/B

EC SM Bus1 address
3

EC SM Bus2 address
Device
EMC1402

BTO Option Table
BTO Item GL40 GM45 BOM Structure GL40@ GM45@
3

Device
Smart Battery

Address
0001 011X b

Address
1001 100X b

BOM Configuration Table ICH9M SM Bus address
Device
Clock Generator (ICS9LPRS387, SLG8SP556V) DDR3 DIMMA DDR3 DIMMB

Address
1101 001Xb 1001 000Xb 1001 010Xb

Project KALG1-GM45 KALG1-GL40

BOM Configuration GM45@/KALG1@/KAL90_G0_90+@ GL40@/KALG1@/KAL90_G0_90+@

4

4

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Notes List
Document Number Rev 0.1 Sheet
E

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D B DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A B C D

KALG1
Tuesday, March 24, 2009 3 of 45

Date:

5

4

3

2

1

[7]

H_A#[3..35]

H_A#[3..35] H_REQ#[0..4] H_RS#[0..2]

[7] H_REQ#[0..4] [7] H_RS#[0..2]

FAN1 Conn
JCPU1A
D

+5VS

CONTROL

H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 [7] H_ADSTB#0 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35 [7] [20] [20] [20] [20] [20] [20] [20] H_ADSTB#1 H_A20M# H_FERR# H_IGNNE# H_STPCLK# H_INTR H_NMI H_SMI#

J4 L5 L4 K5 M3 N2 J1 N3 P5 P2 L2 P4 P1 R1 M1 K3 H2 K2 J3 L1 Y2 U5 R3 W6 U4 Y5 U1 R4 T5 T3 W2 W5 Y4 U2 V4 W3 AA4 AB2 AA3 V1 A6 A5 C4 D5 C6 B4 A3 M4 N5 T2 V3 B2 D2 D22 D3 F6

A[3]# A[4]# A[5]# A[6]# A[7]# A[8]# A[9]# A[10]# A[11]# A[12]# A[13]# A[14]# A[15]# A[16]# ADSTB[0]# REQ[0]# REQ[1]# REQ[2]# REQ[3]# REQ[4]# A[17]# A[18]# A[19]# A[20]# A[21]# A[22]# A[23]# A[24]# A[25]# A[26]# A[27]# A[28]# A[29]# A[30]# A[31]# A[32]# A[33]# A[34]# A[35]# ADSTB[1]#

ADS# BNR# BPRI# DEFER# DRDY# DBSY# BR0# IERR# INIT# LOCK#

H5 F21 E1 F1 D20 B3 H4 C1 F3 F4 G3 G2 G6 E4 AD4 AD3 AD1 AC4 AC2 AC1 AC5 AA6 AB3 AB5 AB6 C20
H_RESET# H_RS#0 H_RS#1 H_RS#2 H_IERR#

H_DEFER# [7] H_DRDY# [7] H_DBSY# [7] H_BR0# H_INIT# [7] [20] [30] EN_DFAN1

U4 +VCC_FAN1 2 R43 1 300_0402_5%

1

H1 E2 G5

H_ADS# H_BNR# H_BPRI#

[7] [7] [7]

C81

1

10U_0805_10V4Z 2

+5VS

D

H_TRDY# H_HIT# H_HITM#

[7] [7] [7]

1

2

XDP/ITP SIGNALS

ADDR GROUP_0 ADDR GROUP_0

1 2 3 4 1
C73

VEN VIN VO VSET

GND GND GND GND

8 7 6 5

D16 1SS355_SOD323-2

2

D15

APL5605KI-TRL SOP 8P

1

2

H_LOCK# [7] H_RESET# [7]

0.1U_0402_16V4Z

2
+3VS

BAS16_SOT23-3 C88 10U_0805_10V4Z 1 2 C82 1000P_0402_50V7K 1 2

RESET# RS[0]# RS[1]# RS[2]# TRDY# HIT# HITM# BPM[0]# BPM[1]# BPM[2]# BPM[3]# PRDY# PREQ# TCK TDI TDO TMS TRST# DBR#

R46 10K_0402_5%

40mil
+VCC_FAN1 [30] FAN_SPEED1 +1.05VS

JP27

1

1 2 3
ACES_85205-03001 CONN@
C

ADDR GROUP_1 ADDR GROUP_1

C

XDP_BPM#5 XDP_TCK XDP_TDI XDP_TMS XDP_TRST# XDP_DBRESET#

C83 1000P_0402_50V7K

1

2
R48 @ 56_0402_5%

XDP_DBRESET# [21]

THERMAL
E E

PROCHOT# THERMDA THERMDC THERMTRIP#

D21 A24 B25 C7

H_PROCHOT# H_THERMDA H_THERMDC H_THERMTRIP# [8,20]

3

2 1

2
B

OCP#

[21] +1.05VS

A20M# FERR# IGNNE#

Q5 MMBT3904_SOT23-3 @ XDP_TDI R108 1

C

STPCLK# LINT0 LINT1 SMI# RSVD[01] RSVD[02] RSVD[03] RSVD[04] RSVD[05] RSVD[06] RSVD[07] RSVD[08] RSVD[09]

RESERVED

ICH ICH

2

54.9_0402_1%

H CLK
BCLK[0] BCLK[1] A22 A21
CLK_CPU_BCLK [16] CLK_CPU_BCLK# [16] XDP_TMS XDP_BPM#5 R109 1 R117 1 @

left NC if no ITP
2 2
54.9_0402_1% 54.9_0402_1%

39Ohm

Layout Note: H_THERMDA&H_THERMDC Trace / Space = 10 / 10 mil
H_PROCHOT# H_IERR# R53 R52

B

2 2

1 1

56_0402_5% 56_0402_5%

B

Penryn CONN@

XDP_TRST# XDP_TCK +3VS C90 0.1U_0402_16V4Z 1 2 U5 H_THERMDA

R107 2 R116 1

1 2

54.9_0402_1% 54.9_0402_1%

1
C92

1 2 3 4

VDD DP DN THERM#

SMCLK SMDATA ALERT# GND

8 7 6 5 1

EC_SMB_CK2 [30,31] EC_SMB_DA2 [30,31]

2200P_0402_50V7K 2

BSEL2
A

BSEL1
0 1 1

BSEL0
0 0 1

BCLK
266 200
Security Classification

2 R49 10K_0402_5%

+3VS

H_THERMDC

A

0 0 0

EMC1402-1-ACZL-TR_MSOP8

Compal Secret Data
2008/11/10 Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Penryn (1/3) & FAN Conn
Size B Date: Document Number Rev 0.1 Sheet
1

166

Issued Date

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5 4 3 2

KALG1
Tuesday, March 24, 2009 4 of 45

5

4

3

2

1

H_D#[0..63] JCPU1B
D

H_D#[0..63]

[7] +CPU_CORE

JCPU1C

H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 [7] [7] [7] H_DSTBN#0 H_DSTBP#0 H_DINV#0 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 [7] [7] [7] R54 R55 H_DSTBN#1 H_DSTBP#1 H_DINV#1

E22 F24 E26 G22 F23 G25 E25 E23 K24 G24 J24 J23 H22 F26 K22 H23 J26 H26 H25 N22 K25 P26 R23 L23 M24 L22 M23 P25 P23 P22 T24 R24 L25 T25 N25 L26 M26 N24 AD26 C23 D25 C24 AF26 AF1 A26 C3 B22 B23 C21

D[0]# D[1]# D[2]# D[3]# D[4]# D[5]# D[6]# D[7]# D[8]# D[9]# D[10]# D[11]# D[12]# D[13]# D[14]# D[15]# DSTBN[0]# DSTBP[0]# DINV[0]# D[16]# D[17]# D[18]# D[19]# D[20]# D[21]# D[22]# D[23]# D[24]# D[25]# D[26]# D[27]# D[28]# D[29]# D[30]# D[31]# DSTBN[1]# DSTBP[1]# DINV[1]# GTLREF TEST1 TEST2 TEST3 TEST4 TEST5 TEST6 TEST7 BSEL[0] BSEL[1] BSEL[2]
Penryn

D[32]# D[33]# D[34]# D[35]# D[36]# D[37]# D[38]# D[39]# D[40]# D[41]# D[42]# D[43]# D[44]# D[45]# D[46]# D[47]# DSTBN[2]# DSTBP[2]# DINV[2]# D[48]# D[49]# D[50]# D[51]# D[52]# D[53]# D[54]# D[55]# D[56]# D[57]# D[58]# D[59]# D[60]# D[61]# D[62]# D[63]# DSTBN[3]# DSTBP[3]# DINV[3]# COMP[0] COMP[1] COMP[2] COMP[3]

Y22 AB24 V24 V26 V23 T22 U25 U23 Y25 W22 Y23 W24 W25 AA23 AA24 AB25 Y26 AA26 U22 AE24 AD24 AA21 AB22 AB21 AC26 AD20 AE22 AF23 AC25 AE21 AD21 AC22 AD23 AF22 AC23 AE25 AF24 AC20 R26 U26 AA1 Y1 E5 B5 D24 D6 D7 AE6

H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_DSTBN#2 [7] H_DSTBP#2 [7] H_DINV#2 [7] H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63 H_DSTBN#3 [7] H_DSTBP#3 [7] H_DINV#3 [7] COMP0 COMP1 COMP2 COMP3 R51 R50 R105 R106

C

+1.05VS

R385 1K_0402_1%

Trace Close CPU < 0.5' Width=4 mil , Spacing: 15mil (55Ohm)
2

2 2
C457 1

@ @ @

R386 2K_0402_1%

2

1 1 T28
T31

GTL_REF0 1K_0402_5% TEST1 1K_0402_5% TEST2 @ TEST3 PAD 0.1U_0402_16V4Z TEST4 @ TEST5 PAD

MISC

1 1 1 1

2 2 2 2

27.4_0402_1% 54.9_0402_1% 27.4_0402_1% 54.9_0402_1%

[16] CPU_BSEL0 [16] CPU_BSEL1 [16] CPU_BSEL2

DPRSTP# DPSLP# DPWR# PWRGOOD SLP# PSI#

H_PW RGOOD H_CPUSLP#

H_DPRSTP# [8,20,43] H_DPSLP# [20] H_DPW R# [7] H_PW RGOOD [20] H_CPUSLP# [7] PSI# [43]

CONN@

TRACE CLOSELY CPU < 0.5'
B

COMP0, COMP2 layout : Width 16mils and Space 25mils (27.4Ohms) COMP1, COMP3 layout : Width 4mils and Space 25mils (55Ohms)

A7 A9 A10 A12 A13 A15 A17 A18 A20 B7 B9 B10 B12 B14 B15 B17 B18 B20 C9 C10 C12 C13 C15 C17 C18 D9 D10 D12 D14 D15 D17 D18 E7 E9 E10 E12 E13 E15 E17 E18 E20 F7 F9 F10 F12 F14 F15 F17 F18 F20 AA7 AA9 AA10 AA12 AA13 AA15 AA17 AA18 AA20 AB9 AC10 AB10 AB12 AB14 AB15 AB17 AB18

VCC[001] VCC[002] VCC[003] VCC[004] VCC[005] VCC[006] VCC[007] VCC[008] VCC[009] VCC[010] VCC[011] VCC[012] VCC[013] VCC[014] VCC[015] VCC[016] VCC[017] VCC[018] VCC[019] VCC[020] VCC[021] VCC[022] VCC[023] VCC[024] VCC[025] VCC[026] VCC[027] VCC[028] VCC[029] VCC[030] VCC[031] VCC[032] VCC[033] VCC[034] VCC[035] VCC[036] VCC[037] VCC[038] VCC[039] VCC[040] VCC[041] VCC[042] VCC[043] VCC[044] VCC[045] VCC[046] VCC[047] VCC[048] VCC[049] VCC[050] VCC[051] VCC[052] VCC[053] VCC[054] VCC[055] VCC[056] VCC[057] VCC[058] VCC[059] VCC[060] VCC[061] VCC[062] VCC[063] VCC[064] VCC[065] VCC[066] VCC[067]
Penryn

DATA GRP 3

VCC[068] VCC[069] VCC[070] VCC[071] VCC[072] VCC[073] VCC[074] VCC[075] VCC[076] VCC[077] VCC[078] VCC[079] VCC[080] VCC[081] VCC[082] VCC[083] VCC[084] VCC[085] VCC[086] VCC[087] VCC[088] VCC[089] VCC[090] VCC[091] VCC[092] VCC[093] VCC[094] VCC[095] VCC[096] VCC[097] VCC[098] VCC[099] VCC[100] VCCP[01] VCCP[02] VCCP[03] VCCP[04] VCCP[05] VCCP[06] VCCP[07] VCCP[08] VCCP[09] VCCP[10] VCCP[11] VCCP[12] VCCP[13] VCCP[14] VCCP[15] VCCP[16] VCCA[01] VCCA[02] VID[0] VID[1] VID[2] VID[3] VID[4] VID[5] VID[6] VCCSENSE VSSSENSE
.

AB20 AB7 AC7 AC9 AC12 AC13 AC15 AC17 AC18 AD7 AD9 AD10 AD12 AD14 AD15 AD17 AD18 AE9 AE10 AE12 AE13 AE15 AE17 AE18 AE20 AF9 AF10 AF12 AF14 AF15 AF17 AF18 AF20 G21 V6 J6 K6 M6 J21 K21 M21 N21 N6 R21 R6 T21 T6 V21 W21 B26 C26 AD6 AF5 AE5 AF4 AE3 AF3 AE2 AF7 AE7

+CPU_CORE
D

DATA GRP 2

DATA GRP 0 DATA GRP 1

C

+1.05VS

1

2

20mils
+1.5VS CPU_VID0 CPU_VID1 CPU_VID2 CPU_VID3 CPU_VID4 CPU_VID5 CPU_VID6 1 R88 VCCSENSE VSSSENSE R89 C426 [43] [43] [43]0.01U_0402_16V7K 2 2 [43] [43] 10U_0805_10V4Z [43] [43]

1

1 C425

1

2 100_0402_1%

+CPU_CORE

B

VCCSENSE [43] VSSSENSE [43]

CONN@

1

2 100_0402_1%

A

A

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Penryn (2/3)
Size B Date: Document Number Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5 4 3 2

KALG1
Tuesday, March 24, 2009 5 of 45

5

4

3

2

1

JCPU1D

D

C

B

A4 A8 A11 A14 A16 A19 A23 AF2 B6 B8 B11 B13 B16 B19 B21 B24 C5 C8 C11 C14 C16 C19 C2 C22 C25 D1 D4 D8 D11 D13 D16 D19 D23 D26 E3 E6 E8 E11 E14 E16 E19 E21 E24 F5 F8 F11 F13 F16 F19 F2 F22 F25 G4 G1 G23 G26 H3 H6 H21 H24 J2 J5 J22 J25 K1 K4 K23 K26 L3 L6 L21 L24 M2 M5 M22 M25 N1 N4 N23 N26 P3

VSS[001] VSS[002] VSS[003] VSS[004] VSS[005] VSS[006] VSS[007] VSS[008] VSS[009] VSS[010] VSS[011] VSS[012] VSS[013] VSS[014] VSS[015] VSS[016] VSS[017] VSS[018] VSS[019] VSS[020] VSS[021] VSS[022] VSS[023] VSS[024] VSS[025] VSS[026] VSS[027] VSS[028] VSS[029] VSS[030] VSS[031] VSS[032] VSS[033] VSS[034] VSS[035] VSS[036] VSS[037] VSS[038] VSS[039] VSS[040] VSS[041] VSS[042] VSS[043] VSS[044] VSS[045] VSS[046] VSS[047] VSS[048] VSS[049] VSS[050] VSS[051] VSS[052] VSS[053] VSS[054] VSS[055] VSS[056] VSS[057] VSS[058] VSS[059] VSS[060] VSS[061] VSS[062] VSS[063] VSS[064] VSS[065] VSS[066] VSS[067] VSS[068] VSS[069] VSS[070] VSS[071] VSS[072] VSS[073] VSS[074] VSS[075] VSS[076] VSS[077] VSS[078] VSS[079] VSS[080] VSS[081]
Penryn

VSS[082] VSS[083] VSS[084] VSS[085] VSS[086] VSS[087] VSS[088] VSS[089] VSS[090] VSS[091] VSS[092] VSS[093] VSS[094] VSS[095] VSS[096] VSS[097] VSS[098] VSS[099] VSS[100] VSS[101] VSS[102] VSS[103] VSS[104] VSS[105] VSS[106] VSS[107] VSS[108] VSS[109] VSS[110] VSS[111] VSS[112] VSS[113] VSS[114] VSS[115] VSS[116] VSS[117] VSS[118] VSS[119] VSS[120] VSS[121] VSS[122] VSS[123] VSS[124] VSS[125] VSS[126] VSS[127] VSS[128] VSS[129] VSS[130] VSS[131] VSS[132] VSS[133] VSS[134] VSS[135] VSS[136] VSS[137] VSS[138] VSS[139] VSS[140] VSS[141] VSS[142] VSS[143] VSS[144] VSS[145] VSS[146] VSS[147] VSS[148] VSS[149] VSS[150] VSS[151] VSS[152] VSS[153] VSS[154] VSS[155] VSS[156] VSS[157] VSS[158] VSS[159] VSS[160] VSS[161] VSS[162] VSS[163]
.

P6 P21 P24 R2 R5 R22 R25 T1 T4 T23 T26 U3 U6 U21 U24 V2 V5 V22 V25 W1 W4 W23 W26 Y3 Y6 Y21 Y24 AA2 AA5 AA8 AA11 AA14 AA16 AA19 AA22 AA25 AB1 AB4 AB8 AB11 AB13 AB16 AB19 AB23 AB26 AC3 AC6 AC8 AC11 AC14 AC16 AC19 AC21 AC24 AD2 AD5 AD8 AD11 AD13 AD16 AD19 AD22 AD25 AE1 AE4 AE8 AE11 AE14 AE16 AE19 AE23 AE26 A2 AF6 AF8 AF11 AF13 AF16 AF19 AF21 A25 AF25

+CPU_CORE
D

1 2
+ C145 900P_PFAF250E128MNTTE_2.5VM

3 4

+CPU_CORE

C

10U_0805_6.3V6M

10U_0805_6.3V6M

10U_0805_6.3V6M

10U_0805_6.3V6M

10U_0805_6.3V6M

10U_0805_6.3V6M

10U_0805_6.3V6M

1

C445

1

C446

1

C447

1

C448

1

C428

1

C429

1

10U_0805_6.3V6M

C430

1

C431

2

2

2

2

2

2

2

2

B

+1.05VS PVT

CONN@ 330U_D2_2.5VY_R9M

1
0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z 0.1U_0402_16V4Z + C182 C444 C427 C449 C441 0.1U_0402_16V4Z

1

1 C440 2

1

1

1

1

C432

2

2

2

2

2

2

A

A

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Penryn (3/3)
Size B Date: Document Number Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5 4 3 2

KALG1
Tuesday, March 24, 2009 6 of 45

5

4

3

2

1

[5]

H_D#[0..63] H_D#0 H_D#1 H_D#2 H_D#3 H_D#4 H_D#5 H_D#6 H_D#7 H_D#8 H_D#9 H_D#10 H_D#11 H_D#12 H_D#13 H_D#14 H_D#15 H_D#16 H_D#17 H_D#18 H_D#19 H_D#20 H_D#21 H_D#22 H_D#23 H_D#24 H_D#25 H_D#26 H_D#27 H_D#28 H_D#29 H_D#30 H_D#31 H_D#32 H_D#33 H_D#34 H_D#35 H_D#36 H_D#37 H_D#38 H_D#39 H_D#40 H_D#41 H_D#42 H_D#43 H_D#44 H_D#45 H_D#46 H_D#47 H_D#48 H_D#49 H_D#50 H_D#51 H_D#52 H_D#53 H_D#54 H_D#55 H_D#56 H_D#57 H_D#58 H_D#59 H_D#60 H_D#61 H_D#62 H_D#63

U21A

H_A#[3..35]

[4]

D

C

+1.05VS

B

R349 221_0402_1%

F2 G8 F8 E6 G2 H6 H2 F6 D4 H3 M9 M11 J1 J2 N12 J6 P2 L2 R2 N9 L6 M5 J3 N2 R1 N5 N6 P13 N8 L7 N10 M3 Y3 AD14 Y6 Y10 Y12 Y14 Y7 W2 AA8 Y9 AA13 AA9 AA11 AD11 AD10 AD13 AE12 AE9 AA2 AD8 AA3 AD3 AD7 AE14 AF3 AC1 AE3 AC3 AE11 AE8 AG2 AD6 C5 E3

H_D#_0 H_D#_1 H_D#_2 H_D#_3 H_D#_4 H_D#_5 H_D#_6 H_D#_7 H_D#_8 H_D#_9 H_D#_10 H_D#_11 H_D#_12 H_D#_13 H_D#_14 H_D#_15 H_D#_16 H_D#_17 H_D#_18 H_D#_19 H_D#_20 H_D#_21 H_D#_22 H_D#_23 H_D#_24 H_D#_25 H_D#_26 H_D#_27 H_D#_28 H_D#_29 H_D#_30 H_D#_31 H_D#_32 H_D#_33 H_D#_34 H_D#_35 H_D#_36 H_D#_37 H_D#_38 H_D#_39 H_D#_40 H_D#_41 H_D#_42 H_D#_43 H_D#_44 H_D#_45 H_D#_46 H_D#_47 H_D#_48 H_D#_49 H_D#_50 H_D#_51 H_D#_52 H_D#_53 H_D#_54 H_D#_55 H_D#_56 H_D#_57 H_D#_58 H_D#_59 H_D#_60 H_D#_61 H_D#_62 H_D#_63 H_SWING H_RCOMP

H_A#_3 H_A#_4 H_A#_5 H_A#_6 H_A#_7 H_A#_8 H_A#_9 H_A#_10 H_A#_11 H_A#_12 H_A#_13 H_A#_14 H_A#_15 H_A#_16 H_A#_17 H_A#_18 H_A#_19 H_A#_20 H_A#_21 H_A#_22 H_A#_23 H_A#_24 H_A#_25 H_A#_26 H_A#_27 H_A#_28 H_A#_29 H_A#_30 H_A#_31 H_A#_32 H_A#_33 H_A#_34 H_A#_35 H_ADS# H_ADSTB#_0 H_ADSTB#_1 H_BNR# H_BPRI# H_BREQ# H_DEFER# H_DBSY# HPLL_CLK HPLL_CLK# H_DPWR# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY#

A14 C15 F16 H13 C18 M16 J13 P16 R16 N17 M13 E17 P17 F17 G20 B19 J16 E20 H16 J20 L17 A17 B17 L16 C21 J17 H20 B18 K17 B20 F21 K21 L20 H12 B16 G17 A9 F11 G12 E9 B10 AH7 AH6 J11 F9 H9 E12 H11 C9

H_A#3 H_A#4 H_A#5 H_A#6 H_A#7 H_A#8 H_A#9 H_A#10 H_A#11 H_A#12 H_A#13 H_A#14 H_A#15 H_A#16 H_A#17 H_A#18 H_A#19 H_A#20 H_A#21 H_A#22 H_A#23 H_A#24 H_A#25 H_A#26 H_A#27 H_A#28 H_A#29 H_A#30 H_A#31 H_A#32 H_A#33 H_A#34 H_A#35 H_ADS# H_ADSTB#0 H_ADSTB#1 H_BNR# H_BPRI# H_BR0# H_DEFER# H_DBSY# CLK_MCH_BCLK CLK_MCH_BCLK# H_DPW R# H_DRDY# H_HIT# H_HITM# H_LOCK# H_TRDY# H_ADS# [4] H_ADSTB#0 [4] H_ADSTB#1 [4] H_BNR# [4] H_BPRI# [4] H_BR0# [4] H_DEFER# [4] H_DBSY# [4] CLK_MCH_BCLK [16] CLK_MCH_BCLK# [16] H_DPW R# [5] H_DRDY# [4] H_HIT# [4] H_HITM# [4] H_LOCK# [4] H_TRDY# [4]

D

C

HOST

H_DINV#_0 H_DINV#_1 H_DINV#_2 H_DINV#_3 H_DSTBN#_0 H_DSTBN#_1 H_DSTBN#_2 H_DSTBN#_3 H_DSTBP#_0 H_DSTBP#_1 H_DSTBP#_2 H_DSTBP#_3 H_REQ#_0 H_REQ#_1 H_REQ#_2 H_REQ#_3 H_REQ#_4 H_RS#_0 H_RS#_1 H_RS#_2
GM45@

J8 L3 Y13 Y1 L10 M7 AA5 AE6 L9 M8 AA6 AE5 B15 K13 F13 B13 B14 B6 F12 C8

H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3 H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3 H_DSTBP#0 H_DSTBP#1 H_DSTBP#2 H_DSTBP#3 H_REQ#0 H_REQ#1 H_REQ#2 H_REQ#3 H_REQ#4 H_RS#0 H_RS#1 H_RS#2

H_DINV#0 H_DINV#1 H_DINV#2 H_DINV#3 H_DSTBN#0 H_DSTBN#1 H_DSTBN#2 H_DSTBN#3 [5] [5] [5] [5]

[5] [5] [5] [5]

1

B

2

+1.05VS

width=10mil
1
0.1U_0402_16V4Z C409

H_SW ING H_RCOMP

100_0402_1%

1

R350

width=10mil
R351 24.9_0402_1% [4] [5] H_RESET# H_CPUSLP# H_RESET# H_CPUSLP# H_AVREF

H_DSTBP#0 [5] H_DSTBP#1 [5] H_DSTBP#2 [5] H_DSTBP#3 [5] H_REQ#[0..4]

[4]

2

2

2

R353 1K_0402_1%

1

2

C12 E11 A11 B11

H_CPURST# H_CPUSLP# H_AVREF H_DVREF

H_RS#[0..2]

[4]

width:spacing=10mil:20mil (<0.5")
1 1
R352 2K_0402_1% C413@ 0.1U_0402_16V4Z

1

CANTIGA B3_FCBGA1329

within 100mil to Ball A11,B11

A

2

2

A

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cantiga GMCH(1/7)-GTL
Size B Date: Document Number Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5 4 3 2

KALG1
Tuesday, March 24, 2009 7 of 45

5

4

3

2

1

DDR3
U21B M36 N36 R33 T33 AH9 AH10 AH12 AH13 K12 AL34 AK34 AN35 AM35 T24 RSVD1 RSVD2 RSVD3 RSVD4 RSVD5 RSVD6 RSVD7 RSVD8 RSVD9 RSVD10 RSVD11 RSVD12 RSVD13 RSVD14 SA_CK_0 SA_CK_1 SB_CK_0 SB_CK_1 SA_CK#_0 SA_CK#_1 SB_CK#_0 SB_CK#_1 SA_CKE_0 SA_CKE_1 SB_CKE_0 SB_CKE_1 SA_CS#_0 SA_CS#_1 SB_CS#_0 SB_CS#_1 SA_ODT_0 SA_ODT_1 SB_ODT_O SB_ODT_1 SM_RCOMP SM_RCOMP# SM_RCOMP_VOH SM_RCOMP_VOL SM_VREF SM_PWROK SM_REXT SM_DRAMRST# DPLL_REF_CLK DPLL_REF_CLK# DPLL_REF_SSCLK DPLL_REF_SSCLK# PEG_CLK PEG_CLK# AP24 AT21 AV24 AU20 AR24 AR21 AU24 AV20 BC28 AY28 AY36 BB36 BA17 AY16 AV16 AR13 BD17 AY17 BF15 AY13 BG22 BH21 BF28 BH28 AV42 AR36 BF17 BC36 B38 A38 E41 F41 F43 E43 M_CLK_DDR0 M_CLK_DDR1 M_CLK_DDR2 M_CLK_DDR3 M_CLK_DDR#0 M_CLK_DDR#1 M_CLK_DDR#2 M_CLK_DDR#3 DDR_CKE0_DIMMA DDR_CKE1_DIMMA DDR_CKE2_DIMMB DDR_CKE3_DIMMB DDR_CS0_DIMMA# DDR_CS1_DIMMA# DDR_CS2_DIMMB# DDR_CS3_DIMMB# M_ODT0 M_ODT1 M_ODT2 M_ODT3 SMRCOMP SMRCOMP# SM_RCOMP_VOH SM_RCOMP_VOL SM_VREF DDR3_SM_PWROK SM_REXT R338 1 SM_DRAMRST# R340 1 R339 1 M_CLK_DDR0 M_CLK_DDR1 M_CLK_DDR2 M_CLK_DDR3 M_CLK_DDR#0 M_CLK_DDR#1 M_CLK_DDR#2 M_CLK_DDR#3 [14] [14] [15] [15] [14] [14] [15] [15] [14] [14] [15] [15] [14] [14] [15] [15] +1.5V 1

DDR3

COMPENSATION

R343 1K_0402_1% 2 SM_RCOMP_VOH 1 C387 2 2.2U_0603_6.3V6K 1 C386 2 0.01U_0402_16V7K

D

All RSVD balls on GMCH should be left No Connect.
B31 B2 M1 AY21

DDR_CKE0_DIMMA DDR_CKE1_DIMMA DDR_CKE2_DIMMB DDR_CKE3_DIMMB DDR_CS0_DIMMA# DDR_CS1_DIMMA# DDR_CS2_DIMMB# DDR_CS3_DIMMB# M_ODT0 M_ODT1 M_ODT2 M_ODT3 [14] [14] [15] [15]

R342

2 1 3.01K_0402_1%

SM_DRAMRST# would be needed for DDR3 only For Cantiga 80 Ohm

D

SM_RCOMP_VOL 2 1 1K_0402_1% R341 1 C384 2 1 C385 2 0.01U_0402_16V7K 2.2U_0603_6.3V6K

DDR CLK/ CONTROL/

RSVD15 RSVD16 RSVD17 RSVD20

BG23 BF23 BH18 BF18

RSVD22 RSVD23 RSVD24 RSVD25

2 R103 1K_0402_1% +V_DDR3_DIMM_REF 1 @ 1 R104 R102 1K_0402_1% 1

DDR3

1

DDR3
CLK_DREF_96M CLK_DREF_96M# CLK_DREF_SSC CLK_DREF_SSC# CLK_MCH_3GPLL CLK_MCH_3GPLL#

CLK

CLK_DREF_96M [16] CLK_DREF_96M# [16] CLK_DREF_SSC [16] CLK_DREF_SSC# [16] CLK_MCH_3GPLL [16] CLK_MCH_3GPLL# [16]

C171 0.1U_0402_16V4Z 2

2

RSVD RSVD

DDR3
+1.5V +1.5V

2 80.6_0402_1% 2 80.6_0402_1%

20mil

DDR3_SM_PWROK [32] 2 499_0402_1% SM_DRAMRST# [14,15]

2 0_0402_5%

C

Strap Pin Table
CFG[2:0] CFG5 CFG6 CFG9 CFG10 CFG[13:12]
011 = FSB667 010 = FSB800 000 = FSB1067

C

DMI_RXN_0 DMI_RXN_1 DMI_RXN_2 DMI_RXN_3 [16] MCH_CLKSEL0 [16] MCH_CLKSEL1 [16] MCH_CLKSEL2 +3VS 1 R94 1 R84 1 R93 2 PM_EXTTS#0 10K_0402_5% 2 PM_EXTTS#1 10K_0402_5% 2 MCH_CLKREQ# 10K_0402_5% MCH_CLKSEL0 MCH_CLKSEL1 MCH_CLKSEL2 MCH_CFG_5 MCH_CFG_6 MCH_CFG_7 MCH_CFG_9 MCH_CFG_10 MCH_CFG_12 MCH_CFG_13 MCH_CFG_16 MCH_CFG_19 MCH_CFG_20
B

AE41 AE37 AE47 AH39 AE40 AE38 AE48 AH40 AE35 AE43 AE46 AH42 AD35 AE44 AF46 AH43

DMI_ITX_MRX_N0 DMI_ITX_MRX_N1 DMI_ITX_MRX_N2 DMI_ITX_MRX_N3 DMI_ITX_MRX_P0 DMI_ITX_MRX_P1 DMI_ITX_MRX_P2 DMI_ITX_MRX_P3 DMI_MTX_IRX_N0 DMI_MTX_IRX_N1 DMI_MTX_IRX_N2 DMI_MTX_IRX_N3 DMI_MTX_IRX_P0 DMI_MTX_IRX_P1 DMI_MTX_IRX_P2 DMI_MTX_IRX_P3

DMI_ITX_MRX_N0 DMI_ITX_MRX_N1 DMI_ITX_MRX_N2 DMI_ITX_MRX_N3 DMI_ITX_MRX_P0 DMI_ITX_MRX_P1 DMI_ITX_MRX_P2 DMI_ITX_MRX_P3 DMI_MTX_IRX_N0 DMI_MTX_IRX_N1 DMI_MTX_IRX_N2 DMI_MTX_IRX_N3 DMI_MTX_IRX_P0 DMI_MTX_IRX_P1 DMI_MTX_IRX_P2 DMI_MTX_IRX_P3

[21] [21] [21] [21] [21] [21] [21] [21] [21] [21] [21] [21] [21] [21] [21] [21]

0 = DMI x 2 1 = DMI x 4

* (Default) *(Default)

Use VGATE for GMCH_PWROK
[16,21,43] VGATE [21] ICH_PWROK @ 1 R101 ICH_PWROK 1 R100 VGATE GMCH_PWROK 2 0_0402_5% 2 0_0402_5%

GRAPHICS VID

T25 R25 P25 P20 P24 C25 N24 M24 E21 C23 C24 N21 P21 T21 R20 M20 L21 H21 P29 R28 T28

CFG_0 CFG_1 CFG_2 CFG_3 CFG_4 CFG_5 CFG_6 CFG_7 CFG_8 CFG_9 CFG_10 CFG_11 CFG_12 CFG_13 CFG_14 CFG_15 CFG_16 CFG_17 CFG_18 CFG_19 CFG_20

DMI_RXP_0 DMI_RXP_1 DMI_RXP_2 DMI_RXP_3

0 = iTPM Host Interface is enabled

DMI

DMI_TXN_0 DMI_TXN_1 DMI_TXN_2 DMI_TXN_3 DMI_TXP_0 DMI_TXP_1 DMI_TXP_2 DMI_TXP_3

1 = iTPM Host Interface is Disabled 0 = Lane Reversal Enable 1 = Normal Operation * (Default)
0 = PCIe Loopback Enable 1 = Disable * (Default) 00 01 10 11 = Reserved = XOR Mode Enabled = All Z Mode Enabled = Normal Operation *

CFG CFG

(Default)

CFG16 CFG19
GFX_VID_0 GFX_VID_1 GFX_VID_2 GFX_VID_3 GFX_VID_4 B33 B32 G33 F33 E33

CFG20 (PCIE/SDVO select) SDVO_CTRLDATA

[21] PM_SYNC# [5,20,43] H_DPRSTP# [14] PM_EXTTS#0 [15] PM_EXTTS#1 [19,26,30] PLT_RST# [4,20] H_THERMTRIP# [21,43] PM_DPRSLPVR

R110 1 R64 1

R62 1 R70 1 R111 1

PM_SYNC#_R PM_DPRSTP#_R PM_EXTTS#0 PM_EXTTS#1 GMCH_PWROK 2 100_0402_5% MCH_RSTIN# THERMTRIP#_R 2 0_0402_5% DPRSLPVR_R 0_0402_5% 2 2 0_0402_5% 2 0_0402_5%

R29 B7 N33 P32 AT40 AT11 T20 R32 BG48 BF48 BD48 BC48 BH47 BG47 BE47 BH46 BF46 BG45 BH44 BH43 BH6 BH5 BG4 BH3 BF3 BH2 BG2 BE2 BG1 BF1 BD1 BC1 F1 A47

0 = Dynamic ODT Disabled 1 = Dynamic ODT Enabled * (Default) 0 = Normal Operation *(Default) 1 = DMI Lane Reversal Enable 0 = Only PCIE or SDVO is operational. * (Default) 1 = PCIE/SDVO are operating simu. 0 = No SDVO Card Present * (Default) 1 = SDVO Card Present 0 = LFP Disable * (Default) 1 = LFP Card Present; PCIE disable
0 = Digital DisplayPort Disable * (Default) 1 = Digital DisplayPort Device Present

B

PM_SYNC# PM_DPRSTP# PM_EXT_TS#_0 PM_EXT_TS#_1 PWROK RSTIN# THERMTRIP# DPRSLPVR NC_1 NC_2 NC_3 NC_4 NC_5 NC_6 NC_7 NC_8 NC_9 NC_10 NC_11 NC_12 NC_13 NC_14 NC_15 NC_16 NC_17 NC_18 NC_19 NC_20 NC_21 NC_22 NC_23 NC_24 NC_25 NC_26

2

CL_CLK CL_DATA CL_PWROK CL_RST# CL_VREF DDPC_CTRLCLK DDPC_CTRLDATA SDVO_CTRLCLK SDVO_CTRLDATA CLKREQ# ICH_SYNC# TSATN#

AH37 AH36 AN36 AJ35 AH34 N28 M28 G36 E36 K36 H36 B12

ME

ICH_PWROK CL_VREF

CL_CLK0 [21] CL_DATA0 [21] CL_RST#0 [21] 1

1K_0402_1%

2

0.1U_0402_16V4Z

2

1

+3VS +3VS +1.05VS 1 1 1

MISC

SDVO_SCLK SDVO_SDATA MCH_CLKREQ#

511_0402_1%

PM PM NC NC

GFX_VR_EN

C34 +1.05VS R97

L_DDC_DATA DDPC_CTRLDATA

MCH_CFG_5 MCH_CFG_6 MCH_CFG_7 MCH_CFG_9 MCH_CFG_10 MCH_CFG_12 MCH_CFG_13 MCH_CFG_16

1 C164 SDVO_SCLK [24] SDVO_SDATA [24] MCH_CLKREQ# [16] MCH_ICH_SYNC# [21]

R98

R56 1K_0402_5% R57 1K_0402_5% 2

MCH_TSATN#

MCH_TSATN_EC# [30] 1 C Q6 MMBT3904_SOT23-3

2 R355 2 R77 2 R78 2 R66 2 R67 2 R69 2 R71 2 R68

@ @ @ @ @ @ @ @

1 2.21K_0402_1% 1 4.02K_0402_1% 1 2.21K_0402_1% 1 2.21K_0402_1% 1 2.21K_0402_1% 1 2.21K_0402_1% 1 2.21K_0402_1% 1 2.21K_0402_1%
A

A

R61 54.9_0402_1% R58 2 MCH_TSATN# 1 2 2 B

1

2 B 3 E

HDA

C

3

330_0402_5%

E

Q7 MMBT3904_SOT23-3

HDA_BCLK HDA_RST# HDA_SDI HDA_SDO HDA_SYNC

B28 B30 B29 C29 A28

HDA_BITCLK_MCH HDA_RST_MCH# HDA_SDIN2_MCH HDA_SDOUT_MCH HDA_SYNC_MCH

HDA_BITCLK_MCH [20] HDA_RST_MCH# [20]

2

1 R356 HDA_SDOUT_MCH [20] HDA_SYNC_MCH [20]

2 33_0402_5%

HDA_SDIN2 [20]

MCH_CFG_19 R86 MCH_CFG_20 R87

2 @ 2 @

Notice: Please check HDA power rail to select HDA controller. Security Classification Issued Date 2008/11/10

1 4.02K_0402_1% 1 4.02K_0402_1%

+3VS

CANTIGA B3_FCBGA1329

GM45@

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cantiga GMCH(2/7)-DMI/DDR
Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

KALG1

Date:

Tuesday, March 24, 2009

8

of

45

5

4

3

2

5

4

3

2

1

D

D

[15] DDR_B_D[0..63] [14] DDR_A_D[0..63] DDR_A_D0 DDR_A_D1 DDR_A_D2 DDR_A_D3 DDR_A_D4 DDR_A_D5 DDR_A_D6 DDR_A_D7 DDR_A_D8 DDR_A_D9 DDR_A_D10 DDR_A_D11 DDR_A_D12 DDR_A_D13 DDR_A_D14 DDR_A_D15 DDR_A_D16 DDR_A_D17 DDR_A_D18 DDR_A_D19 DDR_A_D20 DDR_A_D21 DDR_A_D22 DDR_A_D23 DDR_A_D24 DDR_A_D25 DDR_A_D26 DDR_A_D27 DDR_A_D28 DDR_A_D29 DDR_A_D30 DDR_A_D31 DDR_A_D32 DDR_A_D33 DDR_A_D34 DDR_A_D35 DDR_A_D36 DDR_A_D37 DDR_A_D38 DDR_A_D39 DDR_A_D40 DDR_A_D41 DDR_A_D42 DDR_A_D43 DDR_A_D44 DDR_A_D45 DDR_A_D46 DDR_A_D47 DDR_A_D48 DDR_A_D49 DDR_A_D50 DDR_A_D51 DDR_A_D52 DDR_A_D53 DDR_A_D54 DDR_A_D55 DDR_A_D56 DDR_A_D57 DDR_A_D58 DDR_A_D59 DDR_A_D60 DDR_A_D61 DDR_A_D62 DDR_A_D63 AJ38 AJ41 AN38 AM38 AJ36 AJ40 AM44 AM42 AN43 AN44 AU40 AT38 AN41 AN39 AU44 AU42 AV39 AY44 BA40 BD43 AV41 AY43 BB41 BC40 AY37 BD38 AV37 AT36 AY38 BB38 AV36 AW36 BD13 AU11 BC11 BA12 AU13 AV13 BD12 BC12 BB9 BA9 AU10 AV9 BA11 BD9 AY8 BA6 AV5 AV7 AT9 AN8 AU5 AU6 AT5 AN10 AM11 AM5 AJ9 AJ8 AN12 AM13 AJ11 AJ12 U21E U21D SA_DQ_0 SA_DQ_1 SA_DQ_2 SA_DQ_3 SA_DQ_4 SA_DQ_5 SA_DQ_6 SA_DQ_7 SA_DQ_8 SA_DQ_9 SA_DQ_10 SA_DQ_11 SA_DQ_12 SA_DQ_13 SA_DQ_14 SA_DQ_15 SA_DQ_16 SA_DQ_17 SA_DQ_18 SA_DQ_19 SA_DQ_20 SA_DQ_21 SA_DQ_22 SA_DQ_23 SA_DQ_24 SA_DQ_25 SA_DQ_26 SA_DQ_27 SA_DQ_28 SA_DQ_29 SA_DQ_30 SA_DQ_31 SA_DQ_32 SA_DQ_33 SA_DQ_34 SA_DQ_35 SA_DQ_36 SA_DQ_37 SA_DQ_38 SA_DQ_39 SA_DQ_40 SA_DQ_41 SA_DQ_42 SA_DQ_43 SA_DQ_44 SA_DQ_45 SA_DQ_46 SA_DQ_47 SA_DQ_48 SA_DQ_49 SA_DQ_50 SA_DQ_51 SA_DQ_52 SA_DQ_53 SA_DQ_54 SA_DQ_55 SA_DQ_56 SA_DQ_57 SA_DQ_58 SA_DQ_59 SA_DQ_60 SA_DQ_61 SA_DQ_62 SA_DQ_63 SA_BS_0 SA_BS_1 SA_BS_2 SA_RAS# SA_CAS# SA_WE# BD21 BG18 AT25 BB20 BD20 AY20 DDR_A_BS0 DDR_A_BS1 DDR_A_BS2 DDR_A_RAS# DDR_A_CAS# DDR_A_WE# DDR_A_BS0 DDR_A_BS1 DDR_A_BS2 [14] [14] [14] DDR_B_D0 DDR_B_D1 DDR_B_D2 DDR_B_D3 DDR_B_D4 DDR_B_D5 DDR_B_D6 DDR_B_D7 DDR_B_D8 DDR_B_D9 DDR_B_D10 DDR_B_D11 DDR_B_D12 DDR_B_D13 DDR_B_D14 DDR_B_D15 DDR_B_D16 DDR_B_D17 DDR_B_D18 DDR_B_D19 DDR_B_D20 DDR_B_D21 DDR_B_D22 DDR_B_D23 DDR_B_D24 DDR_B_D25 DDR_B_D26 DDR_B_D27 DDR_B_D28 DDR_B_D29 DDR_B_D30 DDR_B_D31 DDR_B_D32 DDR_B_D33 DDR_B_D34 DDR_B_D35 DDR_B_D36 DDR_B_D37 DDR_B_D38 DDR_B_D39 DDR_B_D40 DDR_B_D41 DDR_B_D42 DDR_B_D43 DDR_B_D44 DDR_B_D45 DDR_B_D46 DDR_B_D47 DDR_B_D48 DDR_B_D49 DDR_B_D50 DDR_B_D51 DDR_B_D52 DDR_B_D53 DDR_B_D54 DDR_B_D55 DDR_B_D56 DDR_B_D57 DDR_B_D58 DDR_B_D59 DDR_B_D60 DDR_B_D61 DDR_B_D62 DDR_B_D63 AK47 AH46 AP47 AP46 AJ46 AJ48 AM48 AP48 AU47 AU46 BA48 AY48 AT47 AR47 BA47 BC47 BC46 BC44 BG43 BF43 BE45 BC41 BF40 BF41 BG38 BF38 BH35 BG35 BH40 BG39 BG34 BH34 BH14 BG12 BH11 BG8 BH12 BF11 BF8 BG7 BC5 BC6 AY3 AY1 BF6 BF5 BA1 BD3 AV2 AU3 AR3 AN2 AY2 AV1 AP3 AR1 AL1 AL2 AJ1 AH1 AM2 AM3 AH3 AJ3 SB_DQ_0 SB_DQ_1 SB_DQ_2 SB_DQ_3 SB_DQ_4 SB_DQ_5 SB_DQ_6 SB_DQ_7 SB_DQ_8 SB_DQ_9 SB_DQ_10 SB_DQ_11 SB_DQ_12 SB_DQ_13 SB_DQ_14 SB_DQ_15 SB_DQ_16 SB_DQ_17 SB_DQ_18 SB_DQ_19 SB_DQ_20 SB_DQ_21 SB_DQ_22 SB_DQ_23 SB_DQ_24 SB_DQ_25 SB_DQ_26 SB_DQ_27 SB_DQ_28 SB_DQ_29 SB_DQ_30 SB_DQ_31 SB_DQ_32 SB_DQ_33 SB_DQ_34 SB_DQ_35 SB_DQ_36 SB_DQ_37 SB_DQ_38 SB_DQ_39 SB_DQ_40 SB_DQ_41 SB_DQ_42 SB_DQ_43 SB_DQ_44 SB_DQ_45 SB_DQ_46 SB_DQ_47 SB_DQ_48 SB_DQ_49 SB_DQ_50 SB_DQ_51 SB_DQ_52 SB_DQ_53 SB_DQ_54 SB_DQ_55 SB_DQ_56 SB_DQ_57 SB_DQ_58 SB_DQ_59 SB_DQ_60 SB_DQ_61 SB_DQ_62 SB_DQ_63 SB_BS_0 SB_BS_1 SB_BS_2 SB_RAS# SB_CAS# SB_WE# BC16 BB17 BB33 AU17 BG16 BF14 DDR_B_BS0 DDR_B_BS1 DDR_B_BS2 DDR_B_RAS# DDR_B_CAS# DDR_B_WE# DDR_B_BS0 DDR_B_BS1 DDR_B_BS2 [15] [15] [15]

DDR_A_RAS# [14] DDR_A_CAS# [14] DDR_A_WE# [14]

DDR_B_RAS# [15] DDR_B_CAS# [15] DDR_B_WE# [15]

DDR_A_DM[0..7] SA_DM_0 SA_DM_1 SA_DM_2 SA_DM_3 SA_DM_4 SA_DM_5 SA_DM_6 SA_DM_7 AM37 AT41 AY41 AU39 BB12 AY6 AT7 AJ5 AJ44 AT44 BA43 BC37 AW12 BC8 AU8 AM7 AJ43 AT43 BA44 BD37 AY12 BD8 AU9 AM8 DDR_A_DM0 DDR_A_DM1 DDR_A_DM2 DDR_A_DM3 DDR_A_DM4 DDR_A_DM5 DDR_A_DM6 DDR_A_DM7 DDR_A_DQS0 DDR_A_DQS1 DDR_A_DQS2 DDR_A_DQS3 DDR_A_DQS4 DDR_A_DQS5 DDR_A_DQS6 DDR_A_DQS7 DDR_A_DQS#0 DDR_A_DQS#1 DDR_A_DQS#2 DDR_A_DQS#3 DDR_A_DQS#4 DDR_A_DQS#5 DDR_A_DQS#6 DDR_A_DQS#7 DDR_A_DQS[0..7]

[14]

A

[14]

SB_DM_0 SB_DM_1 SB_DM_2 SB_DM_3 SB_DM_4 SB_DM_5 SB_DM_6 SB_DM_7 SB_DQS_0 SB_DQS_1 SB_DQS_2 SB_DQS_3 SB_DQS_4 SB_DQS_5 SB_DQS_6 SB_DQS_7 SB_DQS#_0 SB_DQS#_1 SB_DQS#_2 SB_DQS#_3 SB_DQS#_4 SB_DQS#_5 SB_DQS#_6 SB_DQS#_7 SB_MA_0 SB_MA_1 SB_MA_2 SB_MA_3 SB_MA_4 SB_MA_5 SB_MA_6 SB_MA_7 SB_MA_8 SB_MA_9 SB_MA_10 SB_MA_11 SB_MA_12 SB_MA_13 SB_MA_14

AM47 AY47 BD40 BF35 BG11 BA3 AP1 AK2 AL47 AV48 BG41 BG37 BH9 BB2 AU1 AN6 AL46 AV47 BH41 BH37 BG9 BC2 AT2 AN5 AV17 BA25 BC25 AU25 AW25 BB28 AU28 AW28 AT33 BD33 BB16 AW33 AY33 BH15 AU33

DDR_B_DM0 DDR_B_DM1 DDR_B_DM2 DDR_B_DM3 DDR_B_DM4 DDR_B_DM5 DDR_B_DM6 DDR_B_DM7 DDR_B_DQS0 DDR_B_DQS1 DDR_B_DQS2 DDR_B_DQS3 DDR_B_DQS4 DDR_B_DQS5 DDR_B_DQS6 DDR_B_DQS7 DDR_B_DQS#0 DDR_B_DQS#1 DDR_B_DQS#2 DDR_B_DQS#3 DDR_B_DQS#4 DDR_B_DQS#5 DDR_B_DQS#6 DDR_B_DQS#7 DDR_B_MA0 DDR_B_MA1 DDR_B_MA2 DDR_B_MA3 DDR_B_MA4 DDR_B_MA5 DDR_B_MA6 DDR_B_MA7 DDR_B_MA8 DDR_B_MA9 DDR_B_MA10 DDR_B_MA11 DDR_B_MA12 DDR_B_MA13 DDR_B_MA14

DDR_B_DM[0..7]

[15]

B

C

MEMORY

MEMORY

SA_DQS_0 SA_DQS_1 SA_DQS_2 SA_DQS_3 SA_DQS_4 SA_DQS_5 SA_DQS_6 SA_DQS_7 SA_DQS#_0 SA_DQS#_1 SA_DQS#_2 SA_DQS#_3 SA_DQS#_4 SA_DQS#_5 SA_DQS#_6 SA_DQS#_7

DDR_B_DQS[0..7]

[15]

DDR_A_DQS#[0..7]

[14]

C

DDR_B_DQS#[0..7]

[15]

SYSTEM

DDR_A_MA[0..14] BA21 BC24 BG24 BH24 BG25 BA24 BD24 BG27 BF25 AW24 BC21 BG26 BH26 BH17 AY25 DDR_A_MA0 DDR_A_MA1 DDR_A_MA2 DDR_A_MA3 DDR_A_MA4 DDR_A_MA5 DDR_A_MA6 DDR_A_MA7 DDR_A_MA8 DDR_A_MA9 DDR_A_MA10 DDR_A_MA11 DDR_A_MA12 DDR_A_MA13 DDR_A_MA14

[14]

SYSTEM

DDR_B_MA[0..14]

[15]

SA_MA_0 SA_MA_1 SA_MA_2 SA_MA_3 SA_MA_4 SA_MA_5 SA_MA_6 SA_MA_7 SA_MA_8 SA_MA_9 SA_MA_10 SA_MA_11 SA_MA_12 SA_MA_13 SA_MA_14

DDR

CANTIGA B3_FCBGA1329 GM45@

DDR

GM45@

CANTIGA B3_FCBGA1329

B

B

A

A

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cantiga GMCH(3/7)-DDR
Size C Date: Document Number Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5 4 3 2

KALG1
Tuesday, March 24, 2009 9 of 45

5

4

3

2

1

U21C ENBKL [17] DPST_PW M LCTLA_CLK LCTLB_DATA GMCH_LCD_CLK GMCH_LCD_DATA LVDS_IBG 2.37K_0402_1% 2 1 R91 0_0402_5% GMCH_TXCLKGMCH_TXCLK+

[30]

ENBKL

D

[17] GMCH_LCD_CLK [17] GMCH_LCD_DATA [17] GMCH_ENVDD R357

R92 100K_0402_5%

2

L32 G32 M32 M33 K33 J33 M29 C44 B43 E37 E38 C41 C40 B37 A37 H47 E46 G40 A40 H48 D45 F40 B40 A41 H38 G37 J37

L_BKLT_CTRL L_BKLT_EN L_CTRL_CLK L_CTRL_DATA L_DDC_CLK L_DDC_DATA L_VDD_EN LVDS_IBG LVDS_VBG LVDS_VREFH LVDS_VREFL LVDSA_CLK# LVDSA_CLK LVDSB_CLK# LVDSB_CLK LVDSA_DATA#_0 LVDSA_DATA#_1 LVDSA_DATA#_2 LVDSA_DATA#_3 LVDSA_DATA_0 LVDSA_DATA_1 LVDSA_DATA_2 LVDSA_DATA_3 LVDSB_DATA#_0 LVDSB_DATA#_1 LVDSB_DATA#_2 LVDSB_DATA#_3 LVDSB_DATA_0 LVDSB_DATA_1 LVDSB_DATA_2 LVDSB_DATA_3

PEG_COMPI PEG_COMPO PEG_RX#_0 PEG_RX#_1 PEG_RX#_2 PEG_RX#_3 PEG_RX#_4 PEG_RX#_5 PEG_RX#_6 PEG_RX#_7 PEG_RX#_8 PEG_RX#_9 PEG_RX#_10 PEG_RX#_11 PEG_RX#_12 PEG_RX#_13 PEG_RX#_14 PEG_RX#_15 PEG_RX_0 PEG_RX_1 PEG_RX_2 PEG_RX_3 PEG_RX_4 PEG_RX_5 PEG_RX_6 PEG_RX_7 PEG_RX_8 PEG_RX_9 PEG_RX_10 PEG_RX_11 PEG_RX_12 PEG_RX_13 PEG_RX_14 PEG_RX_15 PEG_TX#_0 PEG_TX#_1 PEG_TX#_2 PEG_TX#_3 PEG_TX#_4 PEG_TX#_5 PEG_TX#_6 PEG_TX#_7 PEG_TX#_8 PEG_TX#_9 PEG_TX#_10 PEG_TX#_11 PEG_TX#_12 PEG_TX#_13 PEG_TX#_14 PEG_TX#_15 PEG_TX_0 PEG_TX_1 PEG_TX_2 PEG_TX_3 PEG_TX_4 PEG_TX_5 PEG_TX_6 PEG_TX_7 PEG_TX_8 PEG_TX_9 PEG_TX_10 PEG_TX_11 PEG_TX_12 PEG_TX_13 PEG_TX_14 PEG_TX_15
GM45@

T37 T36 H44 J46 L44 L40 N41 P48 N44 T43 U43 Y43 Y48 Y36 AA43 AD37 AC47 AD39 H43 J44 L43 L41 N40 P47 N43 T42 U42 Y42 W47 Y37 AA42 AD36 AC48 AD40 J41 M46 M47 M40 M42 R48 N38 T40 U37 U40 Y40 AA46 AA37 AA40 AD43 AC46 J42 L46 M48 M39 M43 R47 N37 T39 U36 U39 Y39 Y46 AA36 AA39 AD42 AD46

PEG_COMP

10mils

R96

1

2

49.9_0402_1%

+1.05VS

D

1

2

1

[17] GMCH_TXCLK[17] GMCH_TXCLK+

LVDS

[17] GMCH_TXOUT0[17] GMCH_TXOUT1[17] GMCH_TXOUT2[17] GMCH_TXOUT0+ [17] GMCH_TXOUT1+ [17] GMCH_TXOUT2+

GMCH_TXOUT0GMCH_TXOUT1GMCH_TXOUT2GMCH_TXOUT0+ GMCH_TXOUT1+ GMCH_TXOUT2+

GRAPHICS

TMDS_B_HPD#

TMDS_B_HPD# [24]

C

PCI-EXPRESS

B42 G38 F37 K37

C

Change to 0Ohm when use PM chip
GMCH_TV_COMPS GMCH_TV_LUMA GMCH_TV_CRMA

F25 H25 K25 H24

TVA_DAC TVB_DAC TVC_DAC

PCIE_MTX_GRX_N0 PCIE_MTX_GRX_N1 PCIE_MTX_GRX_N2 PCIE_MTX_GRX_N3

1 C176 1 C401

2 0.1U_0402_16V7K 1 C403 2 0.1U_0402_16V7K 1 C177

2 0.1U_0402_16V7K 2 0.1U_0402_16V7K

HDMI_PCIE_MTX_C_GRX_N0 HDMI_PCIE_MTX_C_GRX_N1 HDMI_PCIE_MTX_C_GRX_N2 HDMI_PCIE_MTX_C_GRX_N3

2

2

2

TV

R74 75_0402_1%

R75 R76 75_0402_1% 75_0402_1%

TV_RTN

HDMI_PCIE_MTX_C_GRX_N[0..3]

C31 E32

TV_DCONSEL_0 TV_DCONSEL_1

CLOSE SPLIT POINT

HDMI_PCIE_MTX_C_GRX_N[0..3] HDMI_PCIE_MTX_C_GRX_P[0..3]

[24] [24]

1

1

1

HDMI_PCIE_MTX_C_GRX_P[0..3]

Change to 0Ohm when use PM chip
[18] GMCH_CRT_B [18] GMCH_CRT_G [18] GMCH_CRT_R
B

E28 G28 J28 G29
GMCH_CRT_CLK GMCH_CRT_DATA CRT_IREF

R80 R73 R82

2 2 2

1 1 1

CRT_BLUE CRT_GREEN

150_0402_1% 150_0402_1% 150_0402_1%

PCIE_MTX_GRX_P0 PCIE_MTX_GRX_P1 PCIE_MTX_GRX_P2 PCIE_MTX_GRX_P3

1 C175 1 C402

CRT_RED CRT_IRTN CRT_DDC_CLK CRT_DDC_DATA CRT_HSYNC CRT_TVO_IREF CRT_VSYNC

2 0.1U_0402_16V7K 1 C406 2 0.1U_0402_16V7K 1 C178

2 2

0.1U_0402_16V7K 0.1U_0402_16V7K

HDMI_PCIE_MTX_C_GRX_P0 HDMI_PCIE_MTX_C_GRX_P1 HDMI_PCIE_MTX_C_GRX_P2 HDMI_PCIE_MTX_C_GRX_P3

VGA

B

[18] GMCH_CRT_CLK [18] GMCH_CRT_DATA [18] GMCH_CRT_HSYNC

H32 J32 J29 E29 L29

[18] GMCH_CRT_VSYNC

2

+3VS

R83 R81 R95 R85

1 1 1 1

2 2.2K_0402_5% 2 2.2K_0402_5% 2 10K_0402_5% 2 10K_0402_5% 2 2.2K_0402_5% 2 2.2K_0402_5%

GMCH_LCD_CLK

R79 1K_0402_1%

CANTIGA B3_FCBGA1329

LCTLB_DATA LCTLA_CLK GMCH_CRT_CLK GMCH_CRT_DATA

R440 1 R447 1

A

1

GMCH_LCD_DATA

A

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cantiga GMCH(4/7)-VGA/LVDS/TV
Size Document Number Custom Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5 4 3 2

KALG1

Date:

Tuesday, March 24, 2009

10

of

45

5

4

3

2

1

U21F +1.5V

+1.05VS

D

0.47U_0603_16V4Z

Reference PILLAR_ROCK CRB Rev1.0 Pins BA36, BB24, BD16, BB21, AW16, AW13, AT13 could be left NC for DDR2 board.
C

GFX NCTF

C123

C133

2

C106

2

C132

2

C135

2

C134

2

Cavity Capacitors

POWER

AP33 AN33 BH32 BG32 BF32 BD32 BC32 BB32 BA32 AY32 AW32 AV32 AU32 AT32 AR32 AP32 AN32 BH31 BG31 BF31 BG30 BH29 BG29 BF29 BD29 BC29 BB29 BA29 AY29 AW29 AV29 AU29 AT29 AR29 AP29

2600mA
VCC_SM_1 VCC_SM_2 VCC_SM_3 VCC_SM_4 VCC_SM_5 VCC_SM_6 VCC_SM_7 VCC_SM_8 VCC_SM_9 VCC_SM_10 VCC_SM_11 VCC_SM_12 VCC_SM_13 VCC_SM_14 VCC_SM_15 VCC_SM_16 VCC_SM_17 VCC_SM_18 VCC_SM_19 VCC_SM_20 VCC_SM_21 VCC_SM_22 VCC_SM_23 VCC_SM_24 VCC_SM_25 VCC_SM_26 VCC_SM_27 VCC_SM_28 VCC_SM_29 VCC_SM_30 VCC_SM_31 VCC_SM_32 VCC_SM_33 VCC_SM_34 VCC_SM_35

VCC

VCC_SM_BA36 VCC_SM_BB24 VCC_SM_BD16 VCC_SM_AW16 VCC_SM_AT13

PVT C147

1 + 2

330U_D2_2.5VY_R9M

BA36 BB24 BD16 BB21 AW16 AW13 AT13

VCC_SM_36/NC VCC_SM_37/NC VCC_SM_38/NC VCC_SM_39/NC VCC_SM_40/NC VCC_SM_41/NC VCC_SM_42/NC

+1.05VS

B

VCC SM LF

Y26 AE25 AB25 AA25 AE24 AC24 AA24 Y24 AE23 AC23 AB23 AA23 AJ21 AG21 AE21 AC21 AA21 Y21 AH20 AF20 AE20 AC20 AB20 AA20 T17 T16 AM15 AL15 AE15 AJ15 AH15 AG15 AF15 AB15 AA15 Y15 V15 U15 AN14 AM14 U14 T14

VCC_AXG_1 VCC_AXG_2 VCC_AXG_3 VCC_AXG_4 VCC_AXG_5 VCC_AXG_6 VCC_AXG_7 VCC_AXG_8 VCC_AXG_9 VCC_AXG_10 VCC_AXG_11 VCC_AXG_12 VCC_AXG_13 VCC_AXG_14 VCC_AXG_15 VCC_AXG_16 VCC_AXG_17 VCC_AXG_18 VCC_AXG_19 VCC_AXG_20 VCC_AXG_21 VCC_AXG_22 VCC_AXG_23 VCC_AXG_24 VCC_AXG_25 VCC_AXG_26 VCC_AXG_27 VCC_AXG_28 VCC_AXG_29 VCC_AXG_30 VCC_AXG_31 VCC_AXG_32 VCC_AXG_33 VCC_AXG_34 VCC_AXG_35 VCC_AXG_36 VCC_AXG_37 VCC_AXG_38 VCC_AXG_39 VCC_AXG_40 VCC_AXG_41 VCC_AXG_42

VCC_AXG_NTCF_1 VCC_AXG_NCTF_2 VCC_AXG_NCTF_3 VCC_AXG_NCTF_4 VCC_AXG_NCTF_5 VCC_AXG_NCTF_6 VCC_AXG_NCTF_7 VCC_AXG_NCTF_8 VCC_AXG_NCTF_9 VCC_AXG_NCTF_10 VCC_AXG_NCTF_11 VCC_AXG_NCTF_12 VCC_AXG_NCTF_13 VCC_AXG_NCTF_14 VCC_AXG_NCTF_15 VCC_AXG_NCTF_16 VCC_AXG_NCTF_17 VCC_AXG_NCTF_18 VCC_AXG_NCTF_19 VCC_AXG_NCTF_20 VCC_AXG_NCTF_21 VCC_AXG_NCTF_22 VCC_AXG_NCTF_23 VCC_AXG_NCTF_24 VCC_AXG_NCTF_25 VCC_AXG_NCTF_26 VCC_AXG_NCTF_27 VCC_AXG_NCTF_28 VCC_AXG_NCTF_29 VCC_AXG_NCTF_30 VCC_AXG_NCTF_31 VCC_AXG_NCTF_32 VCC_AXG_NCTF_33 VCC_AXG_NCTF_34 VCC_AXG_NCTF_35 VCC_AXG_NCTF_36 VCC_AXG_NCTF_37 VCC_AXG_NCTF_38 VCC_AXG_NCTF_39 VCC_AXG_NCTF_40 VCC_AXG_NCTF_41 VCC_AXG_NCTF_42 VCC_AXG_NCTF_43 VCC_AXG_NCTF_44 VCC_AXG_NCTF_45 VCC_AXG_NCTF_46 VCC_AXG_NCTF_47 VCC_AXG_NCTF_48 VCC_AXG_NCTF_49 VCC_AXG_NCTF_50 VCC_AXG_NCTF_51 VCC_AXG_NCTF_52 VCC_AXG_NCTF_53 VCC_AXG_NCTF_54 VCC_AXG_NCTF_55 VCC_AXG_NCTF_56 VCC_AXG_NCTF_57 VCC_AXG_NCTF_58 VCC_AXG_NCTF_59 VCC_AXG_NCTF_60

W28 V28 W26 V26 W25 V25 W24 V24 W23 V23 AM21 AL21 AK21 W21 V21 U21 AM20 AK20 W20 U20 AM19 AL19 AK19 AJ19 AH19 AG19 AF19 AE19 AB19 AA19 Y19 W19 V19 U19 AM17 AK17 AH17 AG17 AF17 AE17 AC17 AB17 Y17 W17 V17 AM16 AL16 AK16 AJ16 AH16 AG16 AF16 AE16 AC16 AB16 AA16 Y16 W16 V16 U16

Place close to the GMCH
+1.05VS PVT 10U_0805_10V4Z 0.22U_0402_6.3V6K 220U_D2_4VY_R15M 0.22U_0402_6.3V6K 0.1U_0402_16V4Z 1 + C93 2 +1.05VS 1 C162 C152 C163 1 U21G C151 AG34 AC34 AB34 AA34 Y34 V34 U34 AM33 AK33 AJ33 AG33 AF33 VCC_1 VCC_2 VCC_3 VCC_4 VCC_5 VCC_6 VCC_7 VCC_8 VCC_9 VCC_10 VCC_11 VCC_12

VCC: 1930.4mA (GMCH), 1210.34mA (MCH) (270UF*1, 22UF*1, 0.22UF*2, 0.1UF*1)

D

10U_0805_10V4Z

10U_0805_10V4Z

1U_0402_6.3V6K

0.1U_0402_16V4Z

1

1

1

1

1

0.1U_0402_16V4Z

POWER

10U_0805_10V4Z

10U_0805_10V4Z

+ 2

PVT

C157

2

C156

2

C155

2

NCTF

C168

1

1

1

0.1U_0402_16V4Z

1

330U_D2_2.5VY_R9M

Place on the edge Reference PILLAR_ROCK CRB Rev1.0
VCC_SM_BA36 VCC_SM_BB24 VCC_SM_BD16 VCC_SM_AW16 VCC_SM_AT13 0.1U_0402_16V7K 0.1U_0402_16V7K 0.1U_0402_16V7K 0.1U_0402_16V7K 1 C114 @ 2 1 C104 @ 2 1 C125 @ 2 1 C137 @ 2 1 C165 @ 2 0.1U_0402_16V7K

0.22U_0402_6.3V6K

1U_0402_6.3V6K

0.1U_0402_16V7K

0.1U_0402_16V7K

A

C115

1

C113

1

C105

1

0.22U_0402_6.3V6K

C136

1

C166

1

0.47U_0603_16V4Z

C167

1

C170

1

1U_0402_6.3V6K

@ T4 @ T3

PAD PAD

VCC_AXG_SENSE VSS_AXG_SENSE

AJ14 AH14

VCC_AXG_SENSE VSS_AXG_SENSE

VCC_SM_LF1 VCC_SM_LF2 VCC_SM_LF3 VCC_SM_LF4 VCC_SM_LF5 VCC_SM_LF6 VCC_SM_LF7

AV44 BA37 AM40 AV21 AY5 AM10 BB13

VCCSM_LF1 VCCSM_LF2 VCCSM_LF3 VCCSM_LF4 VCCSM_LF5 VCCSM_LF6 VCCSM_LF7

CANTIGA B3_FCBGA1329

GM45@

VCC

CANTIGA B3_FCBGA1329

VCC VCC SM SM

2

2

VCC CORE VCC CORE

Cavity Capacitors

+1.05VS

VCC_AXG: 6326.84mA (330UF*2, 22UF*1, 10UF*1, 1U*1, 0.47U*1, 0.1UF*2)

AE33 AC33 AA33 Y33 W33 V33 U33 AH28 AF28 AC28 AA28 AJ26 AG26 AE26 AC26 AH25 AG25 AF25 AG24 AJ23 AH23 AF23 T32

VCC_13 VCC_14 VCC_15 VCC_16 VCC_17 VCC_18 VCC_19 VCC_20 VCC_21 VCC_22 VCC_23 VCC_24 VCC_25 VCC_26 VCC_27 VCC_28 VCC_29 VCC_30 VCC_31 VCC_32 VCC_33 VCC_34 VCC_35

C

+1.05VS

Place close to the GMCH

+1.5V

VCC_SM: 2600mA (330UF*1, 22UF*2, 0.1UF*1)

DDR3

VCC_NCTF_1 VCC_NCTF_2 VCC_NCTF_3 VCC_NCTF_4 VCC_NCTF_5 VCC_NCTF_6 VCC_NCTF_7 VCC_NCTF_8 VCC_NCTF_9 VCC_NCTF_10 VCC_NCTF_11 VCC_NCTF_12 VCC_NCTF_13 VCC_NCTF_14 VCC_NCTF_15 VCC_NCTF_16 VCC_NCTF_17 VCC_NCTF_18 VCC_NCTF_19 VCC_NCTF_20 VCC_NCTF_21 VCC_NCTF_22 VCC_NCTF_23 VCC_NCTF_24 VCC_NCTF_25 VCC_NCTF_26 VCC_NCTF_27 VCC_NCTF_28 VCC_NCTF_29 VCC_NCTF_30 VCC_NCTF_31 VCC_NCTF_32 VCC_NCTF_33 VCC_NCTF_34 VCC_NCTF_35 VCC_NCTF_36 VCC_NCTF_37 VCC_NCTF_38 VCC_NCTF_39 VCC_NCTF_40 VCC_NCTF_41 VCC_NCTF_42 VCC_NCTF_43 VCC_NCTF_44

AM32 AL32 AK32 AJ32 AH32 AG32 AE32 AC32 AA32 Y32 W32 U32 AM30 AL30 AK30 AH30 AG30 AF30 AE30 AC30 AB30 AA30 Y30 W30 V30 U30 AL29 AK29 AJ29 AH29 AG29 AE29 AC29 AA29 Y29 W29 V29 AL28 AK28 AL26 AK26 AK25 AK24 AK23

B

VCC GFX
2 GM45@ 2

A

2

2

2

2

2

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cantiga GMCH(5/7)-VCC
Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

KALG1

Date:

Tuesday, March 24, 2009

11

of

45

5

4

3

2

5

4

3

2

1

+1.05VS_HPLL +1.05VS_DPLLA +1.05VS L29 1 2 MBK1608121YZF_0603 1 C391 VCCA_HPLL: 24mA 1 +1.05VS 1 L14 0_1210_5% 2 PVT C183 1 + C174 1 U21H +1.05VS

C393

(4.7UF*1, 0.1UF*1)

4.7U_0805_10V4Z 2 2 0.1U_0402_16V4Z +1.05VS_MPLL

PVT C396

220U_D2_4VY_R15M

+ 2

1 C400 2

1 C397 2

1 C122 2

1 C101 2

D

CRT

VCCA_MPLL: 139.2mA (22UF*1, 0.1UF*1)

1

L28 1 2 MBK1608121YZF_0603

120Ohm@100MHz

+1.05VS_DPLLB C103 1 1 L31 0_1210_5% 2 1 C405 1

+3VS_DACBG

A25 B25

2.69mA
VCCA_DAC_BG VSSA_DAC_BG

0.47U_0603_16V4Z

4.7U_0805_10V4Z

4.7U_0805_10V4Z

2.2U_0603_6.3V6K

220U_D2_4VY_R15M 2 VCCA_DPLLA 2 0.1U_0402_16V4Z VCCA_DPLLB: 64.8mA (220UF*1, 0.1UF*1)

+3VS_CRTDAC

B27 A26

73mA
VCCA_CRT_DAC_1 VCCA_CRT_DAC_2

852mA
VTT_1 VTT_2 VTT_3 VTT_4 VTT_5 VTT_6 VTT_7 VTT_8 VTT_9 VTT_10 VTT_11 VTT_12 VTT_13 VTT_14 VTT_15 VTT_16 VTT_17 VTT_18 VTT_19 VTT_20 VTT_21 VTT_22 VTT_23 VTT_24 VTT_25

VTT: 852mA (270UF*1, 4.7UF*2, 2.2UF*1, 0.47UF*1)

R344 0.5_0603_1% 2

1 C389 22U_0805_6.3V6M 2

C408 2 2 10U_0805_10V4Z 0.1U_0402_16V4Z

+1.05VS_DPLLA +1.05VS_DPLLB +1.05VS_HPLL

F47 L48 AD1 AE1 J48 J47

VCCA_DPLLA VCCA_DPLLB VCCA_HPLL VCCA_MPLL

+1.8V_TX_LVDS C410 R346 0_0402_5% 1 2 +VCCA_PEG_BG 1 +1.05VS_MPLL

139.2mA

1000P_0402_50V7K 2

VCCA_LVDS VSSA_LVDS

VCCA_CRT_DAC: 73mA (0.1UF*1, 0.01UF*1)
+3VS L32 1 2 MBK1608301YZF_0603 1 + C418 0.1U_0402_16V4Z 1 C417 1

+3VS_CRTDAC

+1.5VS

1

C395

0.1U_0402_16V4Z 2

VCCA_PEG_BG: 0.414mA (0.1UF*1)

0.414mA
AD48 VCCA_PEG_BG

A PEG A LVDS

VCCA_LVDS: 13.2mA (1000PF*1)

13.2mA

PLL

24mA

VTT

2 0.1U_0402_16V4Z

64.8mA

U13 T13 U12 T12 U11 T11 U10 T10 U9 T9 U8 T8 U7 T7 U6 T6 U5 T5 V3 U3 V2 U2 T2 V1 U1

1

D

+1.05VS_AXF

PVT C424

2

0.01U_0402_16V7K 2

+1.05VS 2 1 C399 10U_0805_6.3V6M

220U_D2_4VY_R15M 2

Close to Ball A26, B27
C

L30 1 2 MBK1608121YZF_0603 1 2 R347 1_0402_1% +1.05VS_A_SM

+1.05VS_PEGPLL 1 C394 2

AA48

50mA
VCCA_PEG_PLL

VCC_AXF: 321.35mA (10UF*1, 1UF*1)
1 C414 1 2 R354 0_0603_5% +1.05VS

VCCA_PEG_PLL: 50mA (0.1UF*1)
AR20 AP20 AN20 AR17 AP17 AN17 AT16 AR16 AP16

0.1U_0402_16V4Z

480mA
VCCA_SM_1 VCCA_SM_2 VCCA_SM_3 VCCA_SM_4 VCCA_SM_5 VCCA_SM_6 VCCA_SM_7 VCCA_SM_8 VCCA_SM_9

POWER
A SM
B22 B21 A21

1 C422 @ 10U_0805_6.3V6M 2

1U_0402_6.3V6K 2

+1.05VS 1

+ PVT C94 @ 220U_D2_4VY_R15M 2

1 2 R63 0_0805_5%

VCCA_SM: (22UF*2, 4.7UF*1, 1UF*1)
1 C116 1 1

C

+1.5V_SM_CK

C124

VCC_SM_CK: 119.85mA (10UF*1, 0.1UF*1)

C138 4.7U_0805_10V4Z 2 2 2 22U_0805_6.3V6M 1U_0402_6.3V6K

AXF

VCC_AXF_1 VCC_AXF_2 VCC_AXF_3

1uH 30%
+1.5V

1

1 2 L12 MBK1608121YZF_0603 C139 0.1U_0402_16V4Z 1 R72 2 1 1_0402_1% C140 2 10U_0805_6.3V6M

VCCA_DAC_BG: 2.6833333mA (0.1UF*1, 0.01UF*1)
+3VS 1 2 C416 1 C423 1 L10 MBK1608221YZF_0603 1 C415

+1.05VS_A_SM_CK +3VS_DACBG +1.05VS 1 2 R99 0_0603_5% 1

VCCA_SM_CK: 24mA (22UF*1, 2.2UF*1, 0.1UF*1)

0.1U_0402_16V4Z 10U_0805_6.3V6M 2 2 2 0.01U_0402_16V7K

A CK

1 1 C148 C153 C154 @ 2.2U_0603_6.3V6K 0.1U_0402_16V4Z 2 2 2 22U_0805_6.3V6M

NO_STUFF

Close to Ball A25

AP28 AN28 AP25 AN25 AN24 AM28 AM26 AM25 AL25 AM24 AL24 AM23 AL23

24mA
VCCA_SM_CK_1 VCCA_SM_CK_2 VCCA_SM_CK_3 VCCA_SM_CK_4 VCCA_SM_CK_5 VCCA_SM_CK_NCTF_1 VCCA_SM_CK_NCTF_2 VCCA_SM_CK_NCTF_3 VCCA_SM_CK_NCTF_4 VCCA_SM_CK_NCTF_5 VCCA_SM_CK_NCTF_6 VCCA_SM_CK_NCTF_7 VCCA_SM_CK_NCTF_8

SM CK

VCC_SM_CK_1 VCC_SM_CK_2 VCC_SM_CK_3 VCC_SM_CK_4

BF21 BH20 BG20 BF20

2

+1.8V_TX_LVDS: 118.8mA (22UF*1, 1000PF*1)
K47 1

+1.8V_TX_LVDS

0.1uH 20%
1 1 C411 2 R358 0_0603_5% +1.8V

118.8mA
VCC_TX_LVDS

C407

105.3mA
VCC_HV_1 VCC_HV_2 VCC_HV_3

HV

C35 B35 A35

VCC_HV: 105.3mA
+3VS 1 C419 0.1U_0402_16V4Z

1000P_0402_50V7K 2 2 10U_0805_10V4Z

1782mA
VCC_PEG_1 VCC_PEG_2 VCC_PEG_3 VCC_PEG_4 VCC_PEG_5 V48 U48 V47 U47 U46

2

B

VCCA_TV_DAC: 40mA (0.1UF*1, 0.01UF*1 for each DAC)
+3VS_TVDAC +3VS L11 1 2 MBK1608221YZF_0603 C130 1 C131 1 +1.5VS 1 2 R359 0_0402_5%

PEG

+1.05VS_PEG: 1782mA +1.05VS_PEG (220UF*1, 22UF*1, 4.7UF*1)
1 1 C169 PVT + C184

+3VS_TVDAC

C420

0.1U_0402_16V4Z 2 2 0.01U_0402_16V7K

Close to A32
+1.5VS_TVDAC +1.5VS_QDAC M25 L28 AF1 AA47 M38 L37

DMI

1

HDA

180Ohm@100MHz

VCCD_HDA: 50mA (0.1UF*1) +1.5VS_HDA

TV

B24 A24

87.79mA
VCCA_TV_DAC_1 VCCA_TV_DAC_2

1 2 R112 0_0805_5%

+1.05VS
B

A32

50mA
VCC_HDA

456mA
VCC_DMI_1 VCC_DMI_2 VCC_DMI_3 VCC_DMI_4 AH48 AF48 AH47 AG47 +1.05VS_DMI

10U_0805_10V4Z 2

2

220U_D2_4VY_R15M +1.05VS

0.1U_0402_16V4Z 2

58.696mA

D TV/CRT

VCCD_TVDAC VCCD_QDAC

48.363mA

VCC_DMI: 456mA (0.1UF*1)

1

1 2 R345 0_0805_5% C392 0.1U_0402_16V4Z

VCCD_HPLL: 157.2mA (0.1UF*1)
+1.05VS_HPLL +1.05VS_PEGPLL

157.2mA
VCCD_HPLL VCCD_PEG_PLL

2 VTTLF1 VTTLF2 VTTLF3 VTTLF_CAP1 A8 VTTLF_CAP2 L1 AB2 VTTLF_CAP3 C102 1 C404 1 C412 1

50mA

VCCD_TVDAC: 58.696mA (0.1UF*1, 0.01UF*1)
+1.5VS 1 2 L13 MBK1608221YZF_0603 C146 1 C149 1

+1.5VS_TVDAC

60.31mA

0.1U_0402_16V4Z 2 2 0.022U_0402_16V7K

Also power for internal Thermal Sensor
+1.8V

VCCD_PEG_PLL: 50mA (0.1UF*1)
1 2 R348 0_0603_5% C398 +1.8V_LVDS 1 1 C161

LVDS

VCCD_LVDS_1 VCCD_LVDS_2

VTTLF

CANTIGA B3_FCBGA1329

GM45@

0.47U_0603_16V4Z 0.47U_0603_16V4Z 2 2 2 0.47U_0603_16V4Z

A

VCCD_QDAC: 48.363mA +1.5VS_QDAC (0.1UF*1, 0.01UF*1)
+1.5VS 1 2 R90 100_0603_1% C150 1 C160 1

10U_0805_6.3V6M 2

1U_0402_6.3V6K 2 D17 +1.05VS 2 1 1

R65 2 +3VS

A

VCCD_LVDS: 60.311111mA (1UF*1)
Security Classification Issued Date 2008/11/10

10_0603_5% CH751H-40PT_SOD323-2

180Ohm@100MHz

0.1U_0402_16V4Z 2 2 0.01U_0402_16V7K

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Crestline GMCH (6/7)-VCC
Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

KALG1

Date:

Tuesday, March 24, 2009

12

of

45

5

4

3

2

5

4

3

2

1

U21I AU48 AR48 AL48 BB47 AW47 AN47 AJ47 AF47 AD47 AB47 Y47 T47 N47 L47 G47 BD46 BA46 AY46 AV46 AR46 AM46 V46 R46 P46 H46 F46 BF44 AH44 AD44 AA44 Y44 U44 T44 M44 F44 BC43 AV43 AU43 AM43 J43 C43 BG42 AY42 AT42 AN42 AJ42 AE42 N42 L42 BD41 AU41 AM41 AH41 AD41 AA41 Y41 U41 T41 M41 G41 B41 BG40 BB40 AV40 AN40 H40 E40 AT39 AM39 AJ39 AE39 N39 L39 B39 BH38 BC38 BA38 AU38 AH38 AD38 AA38 Y38 U38 T38 J38 F38 C38 BF37 BB37 AW37 AT37 AN37 AJ37 H37 C37 BG36 BD36 AK15 AU36 VSS_1 VSS_2 VSS_3 VSS_4 VSS_5 VSS_6 VSS_7 VSS_8 VSS_9 VSS_10 VSS_11 VSS_12 VSS_13 VSS_14 VSS_15 VSS_16 VSS_17 VSS_18 VSS_19 VSS_20 VSS_21 VSS_22 VSS_23 VSS_24 VSS_25 VSS_26 VSS_27 VSS_28 VSS_29 VSS_30 VSS_31 VSS_32 VSS_33 VSS_34 VSS_35 VSS_36 VSS_37 VSS_38 VSS_39 VSS_40 VSS_41 VSS_42 VSS_43 VSS_44 VSS_45 VSS_46 VSS_47 VSS_48 VSS_49 VSS_50 VSS_51 VSS_52 VSS_53 VSS_54 VSS_55 VSS_56 VSS_57 VSS_58 VSS_59 VSS_60 VSS_61 VSS_62 VSS_63 VSS_64 VSS_65 VSS_66 VSS_67 VSS_68 VSS_69 VSS_70 VSS_71 VSS_72 VSS_73 VSS_74 VSS_75 VSS_76 VSS_77 VSS_78 VSS_79 VSS_80 VSS_81 VSS_82 VSS_83 VSS_84 VSS_85 VSS_86 VSS_87 VSS_88 VSS_89 VSS_90 VSS_91 VSS_92 VSS_93 VSS_94 VSS_95 VSS_96 VSS_97 VSS_98 VSS_99 VSS_100 VSS_101 VSS_102 VSS_103 VSS_104 VSS_105 VSS_106 VSS_107 VSS_108 VSS_109 VSS_110 VSS_111 VSS_112 VSS_113 VSS_114 VSS_115 VSS_116 VSS_117 VSS_118 VSS_119 VSS_120 VSS_121 VSS_122 VSS_123 VSS_124 VSS_125 VSS_126 VSS_127 VSS_128 VSS_129 VSS_130 VSS_131 VSS_132 VSS_133 VSS_134 VSS_135 VSS_136 VSS_137 VSS_138 VSS_139 VSS_140 VSS_141 VSS_142 VSS_143 VSS_144 VSS_145 VSS_146 VSS_147 VSS_148 VSS_149 VSS_150 VSS_151 VSS_152 VSS_153 VSS_154 VSS_155 VSS_156 VSS_157 VSS_158 VSS_159 VSS_160 VSS_161 VSS_162 VSS_163 VSS_164 VSS_165 VSS_166 VSS_167 VSS_168 VSS_169 VSS_170 VSS_171 VSS_172 VSS_173 VSS_174 VSS_175 VSS_176 VSS_177 VSS_178 VSS_179 VSS_180 VSS_181 VSS_182 VSS_183 VSS_184 VSS_185 VSS_186 VSS_187 VSS_188 VSS_189 VSS_190 VSS_191 VSS_192 VSS_193 VSS_194 VSS_195 VSS_196 VSS_197 VSS_198 VSS_199 GM45@ AM36 AE36 P36 L36 J36 F36 B36 AH35 AA35 Y35 U35 T35 BF34 AM34 AJ34 AF34 AE34 W34 B34 A34 BG33 BC33 BA33 AV33 AR33 AL33 AH33 AB33 P33 L33 H33 N32 K32 F32 C32 A31 AN29 T29 N29 K29 H29 F29 A29 BG28 BD28 BA28 AV28 AT28 AR28 AJ28 AG28 AE28 AB28 Y28 P28 K28 H28 F28 C28 BF26 AH26 AF26 AB26 AA26 C26 B26 BH25 BD25 BB25 AV25 AR25 AJ25 AC25 Y25 N25 L25 J25 G25 E25 BF24 AD12 AY24 AT24 AJ24 AH24 AF24 AB24 R24 L24 K24 J24 G24 F24 E24 BH23 AG23 Y23 B23 A23 AJ6 BG21 L12 AW21 AU21 AP21 AN21 AH21 AF21 AB21 R21 M21 J21 G21 BC20 BA20 AW20 AT20 AJ20 AG20 Y20 N20 K20 F20 C20 A20 BG19 A18 BG17 BC17 AW17 AT17 R17 M17 H17 C17 BA16 AU16 AN16 N16 K16 G16 E16 BG15 AC15 W15 A15 BG14 AA14 C14 BG13 BC13 BA13 AN13 AJ13 AE13 N13 L13 G13 E13 BF12 AV12 AT12 AM12 AA12 J12 A12 BD11 BB11 AY11 AN11 AH11 Y11 N11 G11 C11 BG10 AV10 AT10 AJ10 AE10 AA10 M10 BF9 BC9 AN9 AM9 AD9 G9 B9 BH8 BB8 AV8 AT8

U21J VSS_199 VSS_200 VSS_201 VSS_202 VSS_203 VSS_204 VSS_205 VSS_206 VSS_207 VSS_208 VSS_209 VSS_210 VSS_211 VSS_212 VSS_213 VSS_214 VSS_215 VSS_216 VSS_217 VSS_218 VSS_219 VSS_220 VSS_221 VSS_222 VSS_223 VSS_224 VSS_225 VSS_226 VSS_227 VSS_228 VSS_229 VSS_230 VSS_231 VSS_232 VSS_233 VSS_235 VSS_237 VSS_238 VSS_239 VSS_240 VSS_241 VSS_242 VSS_243 VSS_244 VSS_245 VSS_246 VSS_247 VSS_248 VSS_249 VSS_250 VSS_251 VSS_252 VSS_255 VSS_256 VSS_257 VSS_258 VSS_259 VSS_260 VSS_261 VSS_262 VSS_263 VSS_264 VSS_265 VSS_266 VSS_267 VSS_268 VSS_269 VSS_270 VSS_271 VSS_272 VSS_273 VSS_275 VSS_276 VSS_277 VSS_278 VSS_279 VSS_280 VSS_281 VSS_282 VSS_283 VSS_284 VSS_285 VSS_286 VSS_287 VSS_288 VSS_289 VSS_290 VSS_291 VSS_292 VSS_293 VSS_294 VSS_295 VSS_296 VSS_297 VSS_298 VSS_299 VSS_300 VSS_301 VSS_302 VSS_303 VSS_304 VSS_305 VSS_306 VSS_307 VSS_308 VSS_309 VSS_310 VSS_311 VSS_312 VSS_313 VSS_314 VSS_315 VSS_316 VSS_317 VSS_318 VSS_319 VSS_320 VSS_321 VSS_322 VSS_323 VSS_324 VSS_325 VSS_327 VSS_328 VSS_329 VSS_330 VSS_331 VSS_332 VSS_333 VSS_334 VSS_335 VSS_336 VSS_337 VSS_338 VSS_339 VSS_340 VSS_341 VSS_342 VSS_343 VSS_344 VSS_345 VSS_346 VSS_347 VSS_348 VSS_349 VSS_350 VSS_351 VSS_352 VSS_353 VSS_354 VSS_NCTF_1 VSS_NCTF_2 VSS_NCTF_3 VSS_NCTF_4 VSS_NCTF_5 VSS_NCTF_6 VSS_NCTF_7 VSS_NCTF_8 VSS_NCTF_9 VSS_NCTF_10 VSS_NCTF_11 VSS_NCTF_12 VSS_NCTF_13 VSS_NCTF_14 VSS_NCTF_15 VSS_NCTF_16 VSS_SCB_1 VSS_SCB_2 VSS_SCB_3 VSS_SCB_4 VSS_SCB_5 AH8 Y8 L8 E8 B8 AY7 AU7 AN7 AJ7 AE7 AA7 N7 J7 BG6 BD6 AV6 AT6 AM6 M6 C6 BA5 AH5 AD5 Y5 L5 J5 H5 F5 BE4 BC3 AV3 AL3 R3 P3 F3 BA2 AW2 AU2 AR2 AP2 AJ2 AH2 AF2 AE2 AD2 AC2 Y2 M2 K2 AM1 AA1 P1 H1 U24 U28 U25 U29 AF32 AB32 V32 AJ30 AM29 AF29 AB29 U26 U23 AL20 V20 AC19 AL17 AJ17 AA17 U17 BH48 BH1 A48 C1 A3

D

D

VSS

VSS

C

C

B

VSS NCTF

B

VSS SCB

CANTIGA B3_FCBGA1329

NC_26 NC_27 NC_28 NC_29 NC_30 NC_31 NC_32 NC_33 NC_34 NC_35 NC_36 NC_37 NC_38 NC_39 NC_40 NC_41 NC_42 GM45@

E1 D2 C3 B4 A5 A6 A43 A44 B45 C46 D47 B47 A46 F48 E48 C48 B48

CANTIGA B3_FCBGA1329
A

NC

A

Security Classification Issued Date 2008/11/10

Compal Secret Data
Deciphered Date 2008/11/24
Title

Compal Electronics, Inc. Cantiga GMCH(1/7)-GTL
Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

KALG1

Date:

Tuesday, March 24, 2009

13

of

45

5

4

3

2

5

4

3

2

1

+1.5V +V_DDR3_DIMM_REF JDIMM1 +1.5V +V_DDR3_DIMM_REF 1 DDR_A_D0 DDR_A_D1 R123 1K_0402_1% 2 DDR_A_D2 DDR_A_D3 DDR_A_D8 DDR_A_D9 R122 1K_0402_1% 2 2 DDR_A_DQS#1 DDR_A_DQS1 DDR_A_D10 DDR_A_D11 DDR_A_D16 DDR_A_D17 DDR_A_DQS#2 DDR_A_DQS2 DDR_A_D18 DDR_A_D19 DDR_A_D24 DDR_A_D25 DDR_A_DM3 DDR_A_D26 DDR_A_D27 DDR_A_DM0 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71 VREF_DQ VSS2 DQ0 DQ1 VSS4 DM0 VSS5 DQ2 DQ3 VSS7 DQ8 DQ9 VSS9 DQS#1 DQS1 VSS11 DQ10 DQ11 VSS13 DQ16 DQ17 VSS15 DQS#2 DQS2 VSS18 DQ18 DQ19 VSS20 DQ24 DQ25 VSS22 DM3 VSS23 DQ26 DQ27 VSS25 VSS1 DQ4 DQ5 VSS3 DQS#0 DQS0 VSS6 DQ6 DQ7 VSS8 DQ12 DQ13 VSS10 DM1 RESET# VSS12 DQ14 DQ15 VSS14 DQ20 DQ21 VSS16 DM2 VSS17 DQ22 DQ23 VSS19 DQ28 DQ29 VSS21 DQS#3 DQS3 VSS24 DQ30 DQ31 VSS26 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72

+1.5V

[9] DDR_A_DQS#[0..7] [9] DDR_A_D[0..63] [9] DDR_A_DM[0..7] [9] DDR_A_DQS[0..7] [9] DDR_A_MA[0..14]

DDR_A_D4 DDR_A_D5 DDR_A_DQS#0 DDR_A_DQS0 DDR_A_D6 DDR_A_D7
D

D

C181 0.1U_0402_16V4Z

DDR_A_D12 DDR_A_D13 DDR_A_DM1 SM_DRAMRST# DDR_A_D14 DDR_A_D15 DDR_A_D20 DDR_A_D21 DDR_A_DM2 DDR_A_D22 DDR_A_D23 DDR_A_D28 DDR_A_D29 DDR_A_DQS#3 DDR_A_DQS3 DDR_A_D30 DDR_A_D31

1

1

1 C188

2.2U_0805_16V4Z 2.2U_0805_16V4Z

SM_DRAMRST# [8,15]

2

Layout Note: Place near JP4
C

[8] DDR_CKE0_DIMMA [9] DDR_A_BS2

DDR_CKE0_DIMMA DDR_A_BS2 DDR_A_MA12 DDR_A_MA9 DDR_A_MA8 DDR_A_MA5

Layout Note: Place these 4 Caps near Command and Control signals of DIMMA
+1.5V

330U_D2_2.5VY_R9M

1 C95 + [8] M_CLK_DDR0 [8] M_CLK_DDR#0 [9] DDR_A_BS0 [9] DDR_A_WE# [9] DDR_A_CAS# [8] DDR_CS1_DIMMA#

DDR_A_MA3 DDR_A_MA1 M_CLK_DDR0 M_CLK_DDR#0 DDR_A_MA10 DDR_A_BS0 DDR_A_WE# DDR_A_CAS# DDR_A_MA13 DDR_CS1_DIMMA#

C141

C142

C107

C118

C126

C108

1

1

1

1

1

1

1

1

1

1

2

2

2

2

2

2

2

2

2

2

2 PVT

Layout Note: Place near JP4.203 & JP4.204
B

DDR_A_D32 DDR_A_D33 DDR_A_DQS#4 DDR_A_DQS4

+0.75VS 10U_0805_6.3V6M

DDR_A_D34 DDR_A_D35 DDR_A_D40 DDR_A_D41 DDR_A_DM5 1 DDR_A_D42 DDR_A_D43 DDR_A_D48 DDR_A_D49 DDR_A_DQS#6 DDR_A_DQS6 DDR_A_D50 DDR_A_D51 DDR_A_D56 DDR_A_D57 DDR_A_DM7 DDR_A_D58 DDR_A_D59 1 R39 2 10K_0402_5% +3VS C69 2.2U_0603_6.3V4Z 0.1U_0402_16V4Z C44

2

2

2

2

1

1

1

1

2

A

R37 10K_0402_5% 2 1

1

1

73 75 77 79 81 83 85 87 89 91 93 95 97 99 101 103 105 107 109 111 113 115 117 119 121 123 125 127 129 131 133 135 137 139 141 143 145 147 149 151 153 155 157 159 161 163 165 167 169 171 173 175 177 179 181 183 185 187 189 191 193 195 197 199 201 203 205

CKE0 VDD1 NC1 BA2 VDD3 A12/BC# A9 VDD5 A8 A5 VDD7 A3 A1 VDD9 CK0 CK0# VDD11 A10/AP BA0 VDD13 WE# CAS# VDD15 A13 S1# VDD17 NCTEST VSS27 DQ32 DQ33 VSS29 DQS#4 DQS4 VSS32 DQ34 DQ35 VSS34 DQ40 DQ41 VSS36 DM5 VSS37 DQ42 DQ43 VSS39 DQ48 DQ49 VSS41 DQS#6 DQS6 VSS44 DQ50 DQ51 VSS46 DQ56 DQ57 VSS48 DM7 VSS49 DQ58 DQ59 VSS51 SA0 VDDSPD SA1 VTT1 G1

CKE1 VDD2 A15 A14 VDD4 A11 A7 VDD6 A6 A4 VDD8 A2 A0 VDD10 CK1 CK1# VDD12 BA1 RAS# VDD14 S0# ODT0 VDD16 ODT1 NC2 VDD18 VREF_CA VSS28 DQ36 DQ37 VSS30 DM4 VSS31 DQ38 DQ39 VSS33 DQ44 DQ45 VSS35 DQS#5 DQS5 VSS38 DQ46 DQ47 VSS40 DQ52 DQ53 VSS42 DM6 VSS43 DQ54 DQ55 VSS45 DQ60 DQ61 VSS47 DQS#7 DQS7 VSS50 DQ62 DQ63 VSS52 EVENT# SDA SCL VTT2 G2 +0.75VS

74 76 78 80 82 84 86 88 90 92 94 96 98 100 102 104 106 108 110 112 114 116 118 120 122 124 126 128 130 132 134 136 138 140 142 144 146 148 150 152 154 156 158 160 162 164 166 168 170 172 174 176 178 180 182 184 186 188 190 192 194 196 198 200 202 204 206

DDR_CKE1_DIMMA DDR_A_MA14 DDR_A_MA11 DDR_A_MA7 DDR_A_MA6 DDR_A_MA4 DDR_A_MA2 DDR_A_MA0 M_CLK_DDR1 M_CLK_DDR#1 DDR_A_BS1 DDR_A_RAS# DDR_CS0_DIMMA# M_ODT0 M_ODT1 DDR_VREF_CA_DIMMA DDR_A_D36 DDR_A_D37 DDR_A_DM4

DDR_CKE1_DIMMA [8]
C

0.1U_0402_16V4Z

0.1U_0402_16V4Z 0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

C49

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M 10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M 10U_0603_6.3V6M

C127

C110

C117 C117

C97

M_CLK_DDR1 [8] M_CLK_DDR#1 [8] DDR_A_BS1 [9] DDR_A_RAS# [9] DDR_CS0_DIMMA# [8] M_ODT0 [8] M_ODT1 1 R59 [8] 2 0_0402_5% 0.1U_0402_16V4Z +V_DDR3_DIMM_REF

2.2U_0603_6.3V4Z C109

DDR_A_D38 DDR_A_D39 DDR_A_D44 DDR_A_D45 DDR_A_DQS#5 DDR_A_DQS5 DDR_A_D46 DDR_A_D47 DDR_A_D52 DDR_A_D53 DDR_A_DM6 DDR_A_D54 DDR_A_D55 DDR_A_D60 DDR_A_D61 DDR_A_DQS#7 DDR_A_DQS7 DDR_A_D62 DDR_A_D63 PM_EXTTS#0 CLK_SMBDATA CLK_SMBCLK +0.75VS

1

1 C98
B

2

2

1U_0603_10V4Z C45

1U_0603_10V4Z C47
5

1U_0603_10V4Z C46

1U_0603_10V4Z C48

PM_EXTTS#0 [8] CLK_SMBDATA [15,16] CLK_SMBCLK [15,16]
A

2

2

Security Classification Issued Date

Compal Secret Data
2007/09/29 Deciphered Date 2008/11/24

Title

DDR3 SO-DIMM A REVERSE Compal Electronics, Inc.
DDRIII-SODIMM SLOT1
Rev 0.1 Sheet
1

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL Size Document Number AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS Custom MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

KALG1

Date:

Tuesday, March 24, 2009

14

of

45

4

3

2

5

4

3

2

1

[9] DDR_B_DQS#[0..7] [9] DDR_B_D[0..63] +V_DDR3_DIMM_REF

+1.5V

+1.5V

[9] DDR_B_DM[0..7] [9] DDR_B_DQS[0..7] [9] DDR_B_MA[0..14] 2.2U_0805_16V4Z 0.1U_0402_16V4Z DDR_B_D0 DDR_B_D1 DDR_B_DM0 1 C190 C190 DDR_B_D2 DDR_B_D3 DDR_B_D8 DDR_B_D9 DDR_B_DQS#1 DDR_B_DQS1 DDR_B_D10 DDR_B_D11 DDR_B_D16 DDR_B_D17 DDR_B_DQS#2 DDR_B_DQS2 DDR_B_D18 DDR_B_D19 1 3 5 7 9 11 13 15 17 19 21 23 25 27 29 31 33 35 37 39 41 43 45 47 49 51 53 55 57 59 61 63 65 67 69 71

JDIMM2 VREF_DQ VSS2 DQ0 DQ1 VSS4 DM0 VSS5 DQ2 DQ3 VSS7 DQ8 DQ9 VSS9 DQS#1 DQS1 VSS11 DQ10 DQ11 VSS13 DQ16 DQ17 VSS15 DQS#2 DQS2 VSS18 DQ18 DQ19 VSS20 DQ24 DQ25 VSS22 DM3 VSS23 DQ26 DQ27 VSS25 VSS1 DQ4 DQ5 VSS3 DQS#0 DQS0 VSS6 DQ6 DQ7 VSS8 DQ12 DQ13 VSS10 DM1 RESET# VSS12 DQ14 DQ15 VSS14 DQ20 DQ21 VSS16 DM2 VSS17 DQ22 DQ23 VSS19 DQ28 DQ29 VSS21 DQS#3 DQS3 VSS24 DQ30 DQ31 VSS26 2 4 6 8 10 12 14 16 18 20 22 24 26 28 30 32 34 36 38 40 42 44 46 48 50 52 54 56 58 60 62 64 66 68 70 72 DDR_B_D4 DDR_B_D5 DDR_B_DQS#0 DDR_B_DQS0 DDR_B_D6 DDR_B_D7 DDR_B_D12 DDR_B_D13 DDR_B_DM1 SM_DRAMRST# DDR_B_D14 DDR_B_D15 DDR_B_D20 DDR_B_D21 DDR_B_DM2 DDR_B_D22 DDR_B_D23 DDR_B_D28 DDR_B_D29 DDR_B_DQS#3 DDR_B_DQS3 DDR_B_D30 DDR_B_D31
D

1 C191

D

2

2

SM_DRAMRST# [8,14]

Layout Note: Place near JP5 Layout Note: Place these 4 Caps near Command and Control signals of DIMMB
+1.5V

DDR_B_D24 DDR_B_D25 DDR_B_DM3 DDR_B_D26 DDR_B_D27

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z

0.1U_0402_16V4Z 0.1U_0402_16V4Z

330U_D2_2.5VY_R9M

10U_0603_6.3V6M

10U_0805_6.3V6M 10U_0805_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M

10U_0603_6.3V6M 10U_0603_6.3V6M

10U_0603_6.3V6M

1 C91 C91 +

C111

C120

C143

C128

C129

C112

1

1

1

1

1

1

1

1

1

1

C144

C121 C121

C119

C99

C

2

2

2

2

2

2

2

2

2

2

2 PVT

[8] DDR_CKE2_DIMMB [9] DDR_B_BS2

DDR_CKE2_DIMMB DDR_B_BS2 DDR_B_MA12 DDR_B_MA9 DDR_B_MA8 DDR_B_MA5

Layout Note: Place near JP5.203 & JP5.204
[8] M_CLK_DDR2 [8] M_CLK_DDR#2 +0.75VS [9] DDR_B_BS0 [9] DDR_B_WE# [9] DDR_B_CAS# [8] DDR_CS3_DIMMB#

DDR_B_MA3 DDR_B_MA1 M_CLK_DDR2 M_CLK_DDR#2 DDR_B_MA10 DDR_B_BS0 DDR_B_WE# DDR_B_CAS# DDR_B_MA13 DDR